4 - 3
4-3 PLL CIRCUIT
4-3-1 GENERAL
A PLL circuit provides stable oscillation of the transmit fre-
quency and receive 1st LO frequency. The PLL output com-
pares the phase of the divided VCO frequency to the refer-
ence frequency. The PLL output frequency is controlled by a
crystal oscillator and the divided ratio (N-data) of a pro-
grammable divider.
The PLL circuit, using a one chip PLL IC (IC1), directly gen-
erates the transmit frequency and divided ratio based on
serial data from the CPU and compares the phases of VCO
signals with the reference oscillator frequency. The PLL IC
detects the out-of-step phase and output from pin 5. The ref-
erence frequency (15.3 MHz) is oscillated by X1.
4-3-2 TX LOOP
The generated signal at the VCO (Q10, Q11, D5, D7) enters
the PLL IC (IC1, pin 8) and is divided at the programmable
divider section and is then applied to the phase detector
section.
The phase detector compares the input signal with a refer-
ence frequency, and then outputs the out-of-phase signal
(pulse-type signal) from pin 5.
The pulse-type signal is converted into DC voltage (lock
voltage) at the loop filter (R40–R42, C75, C76), and then
applied to varactor diodes (D5, D7) of the VCO to stabilize
the oscillated frequency.
4-3-3 RX LOOP
The generated signal at the VCO (Q10, Q11, D5, D7) enters
the PLL IC (IC1, pin 8) and is divided at the programmable
divider section and is then applied to the phase detector
section.
The phase detector compares the input signal with a refer-
ence frequency, and then outputs the out-of-phase signal
(pulse-type signal) from pin 5.
The pulse-type signal is converted into DC voltage (lock
voltage) at the loop filter (R40–R42, C75, C76), and then
applied to varactor diode (D5) of the VCO to stabilize the
oscillated frequency. The lock voltage is also used for the
receiver circuit for the bandpass filter center frequency. The
lock voltage from the loop filter is amplified at the buffer
amplifier (Q13) and then applied to the CPU (IC7, pin 60).
The signal is analyzed at the CPU, and then applied to the
D/A convertor (IC9). The D/A convertor outputs “T1”, “T2”,
“T3”, “T4” signals to RF bandpass filters D12–D15 to sup-
press harmonic components.
4-3-4 VCO CIRCUIT
The VCO outputs from Q11 and Q10 are buffer amplified at
Q7 and Q5, and are then sent to the T/R switch (D3, D4).
The receive LO signal is applied to the 1st mixer circuit
(Q16) through an attenuator, and the tramsmit signal is
applied to the YGR amplifier (Q4). A portion of the VCO out-
put is reapplied to the PLL IC (IC1, pin 8) via the buffer
amplifier (Q6) and low-pass filter (L18, R53, C89–C91).
Shift register
Prescaler
Phase
detector
Loop
filter
Programmable
counter
Programmable
divider
X1
15.3 MHz
30.6 MHz signal
to the FM IF IC
Buffer
Buffer
Buffer
Q5
Q6
Q7
9
10
11
SCK
IC1 (PLL IC)
SO
PLST
to transmitter circuit
to 1st mixer circuit
D3
D4
2
1
5
8
Q10, Q11, D5, D7
VCO
Crystal
oscillator
×
2
Q18
LPF
PLL CIRCUIT
MOD
D6
"DEV" signal from the
D/A convertor (IC9, pin 22)
Содержание IC-F11
Страница 1: ...SERVICE MANUAL VHF TRANSCEIVERS...
Страница 28: ...9 5 9 2 SW A AND SW B UNITS TOP VIEW SW A UNIT F1 Q1 DS1 B5603C SW B UNIT F1 Q1 DS1...
Страница 37: ......
Страница 38: ...1 1 32 Kamiminami Hirano ku Osaka 547 0003 Japan S 13806IZ C1V 2001 Icom Inc...
Страница 39: ...SERVICE MANUAL UHF TRANSCEIVERS...
Страница 68: ...9 5 9 3 SW A AND SW B UNITS TOP VIEW SW A UNIT F1 Q1 DS1 B5603C SW B UNIT F1 Q1 DS1...
Страница 77: ......
Страница 78: ...1 1 32 Kamiminami Hirano ku Osaka 547 0003 Japan S 13806IZ C1U 2001 Icom Inc...