CPC700 User’s Manual—Preliminary
5-37
5.9.3.27 Error Enable
Address offset: 48h
Width:
8
Reset Value:
00h
Access:
Read/Write
The Error Enable register is an 8-bit read/write register used to enable detection and reporting of various
errors for the PCI Bridge (see Table 54.).
Table 54.Error Enable Register Bits
Bit(s)
Name
Description
0
Master Abort Error
Enable
This bit enables the detection of master aborts when the CPC700
is the master during an error condition. If this bit is 1, the CPC700
is enabled to drive Sl[x]_MErr on the PLB bus in response to a
master abort. If this bit is 0, driving of Sl[x]_Merr in response to
master abort is masked.
1
Write Data Parity
PCI_SERR# Enable
If this bit is 1, the CPC700 drives PCI_SERR# active in response
to the detection of a data parity error detected on a write cycle
when the CPC700 is the PCI target. PCI Command Register bit 8
must also be 1.
2
MErr Assertion
Enable
This bit enables the assertion of Sl[x]_MErr when the PCI interface
is a PLB slave. A value of 1 enables Sl[x]_MErr assertion. A value
of 0 disables Sl[x]_MErr assertion.
3
MErr Detection
Enable
This bit enables the detection of PLB_MErr when the PCI interface
is a PLB master. A value of 1 enables detection of PLB_MErr. A
value of 0 disables PLB_MErr detection.
5:4
Merr Response
Enable
These bits control the response of the CPC700 on the PCI bus (as
the PCI target) when PLB_Merr is asserted when the PCI interface
is the PLB master.
Note: Only reads may be target aborted.
00 Indicates no action is taken.
01 Indicates the PCI Target should drive SERR_ on the PCI bus.
10 Indicates the PCI Target should target abort the offending read.
11 Indicates the PCI Target should drive SERR_ and target abort.
6
Target Abort Error
Enable
This bit enables the detection of a target abort received while the
CPC700 is the PCI master to be detected as an error condition. If
this bit is set to 1, the PCI interface drives Sl[x]_MErr on the PLB
bus in the event of such an error.
7
Reserved
This bit is reserved and returns 0 when read.
Содержание CPC700
Страница 1: ...CPC700 Memory Controller and PCI Bridge User s Manual Version 1 1 Issue Date 3 22 00 Preliminary...
Страница 10: ...Table of Contents x Table of Contents...
Страница 16: ...Tables xvi List of Tables...
Страница 28: ...1 12 CPC700 User s Manual Preliminary...
Страница 72: ...3 36 Processor Interface...
Страница 132: ...4 60 Memory Controller...
Страница 184: ...5 52 PCI Interface...
Страница 194: ...6 10 Clock Power Management and Reset...
Страница 224: ...8 18 IIC...
Страница 244: ...10 10 Interrupt Controller...
Страница 246: ...I 11 2 JTAG...
Страница 250: ...12 4 Processor Local Bus PLB...
Страница 262: ...14 10 Register Summary...
Страница 267: ...CPC700 User s Manual Preliminary...