113
Figure 6.5 shows a program/verify timing diagram.
Address
Data
V
PP
V
CC
CE
PGM
OE
V
PP
V
CC
V
CC
V
CC
Program
Verify
Input data
Output data
t
AS
t
DS
t
VPS
t
VCS
t
CES
t
PW
t
OPW
*
t
DH
t
OES
t
OE
t
DF
t
AH
Note:
*
t
OPW
is defined by the value given in the high-speed, high-reliability programming flow
chart in figure 6.4.
+1
Figure 6.5 PROM Program/Verify Timing