6 Configuration Mode Introduction
6.5 MSPI
UG290-2.5.2E
65(98)
6.5.1
MSPI Mode Pins
The configuration of the MSPI mode is shown in Table 6-15.
Table 6-15 Pin Description in MSPI Configuration Mode
Pin Name
I/O
Description
RECONFIG_N
I,
Internal weak pull-up
Low level pulse: Start Gowin CONFIG
READY
I/O
In non-JTAG configuration mode,
1’b1: The device can be programmed and configured.
1’b0: Programming configuration is prohibited
DONE
I/O
1’b1: Successfully programmed and configured.
1’b0: Programming and configuration incomplete.
MODE[2:0]
I,
Internal weak pull-up
MODE select (sampled on rising edge of READY)
MCLK
O
SPI output clock
MCS_N
O
SPI chip select, active low
MO
O
SPI output data to Slave
MI
I
SPI Input Data from Slave
FASTRD_N
I
Sampled on rising edge of READY
1’b1: Read SPI mode (SPI instruction:0x03)
1’b0: Fast Read SPI mode (SPI instruction:0x0B)
Note!
The MSPI configuration mode clock frequency should not be greater than 70MHz.
The Flash high-speed access mode and external pull-down FASTRD_N pin are
required when the clock frequency is greater than 30MHz and less than 70MHz.
Leave the FASTRD_N pin floating if the clock frequency is less than 30MHz.
Содержание GW2AR Series
Страница 1: ...Gowin FPGA Products Programming and Configuration Guide UG290 2 5 2E 07 14 2022 ...
Страница 108: ......