GD32F20x User Manual
676
Reserved
DTBLK
ENDC
STBITEC DTENDC
CMD
SENDC
CMD
RECVC
RXOREC TXUREC
DTTMOU
TC
CMD
TMOUTC
DTCRC
ERRC
CCRC
ERRC
w
w
w
w
w
w
w
w
w
w
w
Bits
Fields
Descriptions
31:24
Reserved
Must be kept at reset value
23
ATAENDC
ATAEND flag clear bit
Write 1 to this bit to clear the flag.
22
SDIOINTC
SDIOINT flag clear bit
Write 1 to this bit to clear the flag.
21:11
Reserved
Must be kept at reset value
10
DTBLKENDC
DTBLKEND flag clear bit
Write 1 to this bit to clear the flag.
9
STBITEC
STBITE flag clear bit
Write 1 to this bit to clear the flag.
8
DTENDC
DTEND flag clear bit
Write 1 to this bit to clear the flag.
7
CMDSENDC
CMDSEND flag clear bit
Write 1 to this bit to clear the flag.
6
CMDRECVC
CMDRECV flag clear bit
Write 1 to this bit to clear the flag.
5
RXOREC
RXORE flag clear bit
Write 1 to this bit to clear the flag.
4
TXUREC
TXURE flag clear bit
Write 1 to this bit to clear the flag.
3
DTTMOUTC
DTTMOUT flag clear bit
Write 1 to this bit to clear the flag.
2
CMDTMOUTC
CMDTMOUT flag clear bit
Write 1 to this bit to clear the flag.
1
DTCRCERRC
DTCRCERR flag clear bit
Write 1 to this bit to clear the flag.
0
CCRCERRC
CCRCERR flag clear bit
Write 1 to this bit to clear the flag.
24.8.13.
Interrupt enable register (SDIO_INTEN)
Address offset: 0x3C
Reset value: 0x0000 0000
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...