GD32F20x User Manual
283
Bits
Fields
Descriptions
31:30
Reserved
Must be kept at reset value
29:27
SPT9[2:0]
refer to SPT0[2:0] description
26:24
SPT8[2:0]
refer to SPT0[2:0] description
23:21
SPT7[2:0]
refer to SPT0[2:0] description
20:18
SPT6[2:0]
refer to SPT0[2:0] description
17:15
SPT5[2:0]
refer to SPT0[2:0] description
14:12
SPT4[2:0]
refer to SPT0[2:0] description
11:9
SPT3[2:0]
refer to SPT0[2:0] description
8:6
SPT2[2:0]
refer to SPT0[2:0] description
5:3
SPT1[2:0]
refer to SPT0[2:0] description
2:0
SPT0[2:0]
Channel sample time
000: 1.5 cycles
001: 7.5 cycles
010: 13.5 cycles
011: 28.5 cycles
100: 41.5 cycles
101: 55.5 cycles
110: 71.5 cycles
111: 239.5 cycles
14.7.6.
Inserted channel data offset register x (ADC_IOFFx) (x=0..3)
Address offset: 0x14-0x20
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
IOFF[11:0]
rw
Bits
Fields
Descriptions
31:12
Reserved
Must be kept at reset value
11:0
IOFF[11:0]
Data offset for inserted channel x
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...