GD32F10x User Manual
733
22.4.32.
MSC received good unicast frames counter register
(ENET_MSC_RGUFCNT)
Address offset: 0x01C4
Reset value: 0x0000 0000
This register counts the number of good unicast frames received.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RGUF[31:16]
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RGUF[15:0]
r
Bits
Fields
Descriptions
31:0
RGUF[31:0]
Received good unicast frames counter bits
These bits count the number of good unicast frames received.
22.4.33.
PTP time stamp control register (ENET_PTP_TSCTL)
Address offset: 0x0700
Reset value: 0x0000 0000
This register configures the generation and updating for timestamp.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
TMSARU TMSITEN TMSSTU TMSSTI TMSFCU TMSEN
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:6
Reserved
Must be kept at reset value.
5
TMSARU
Time stamp addend register update bit
This bit is cleared when the update is completed. This register bit must be read as
zero before application set it.
0: The timestamp addend register’s contents are not updated to the PTP block for
fine correction
1: The timestamp addend register’s contents are updated to the PTP block for fine
correction
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...