Asynchronous Sample Rate Converter
Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
Freescale Semiconductor
19-27
19.2.2.13.2
ASRC Data Output Register (ASRDOA–ASRDOC)
These are three 24-bit wide register for reading data from the output data FIFOs.
19.3
Interrupts
The ASRC has several interrupt events. When the interrupt request is active, the interrupt vector has the
choices shown in
19.4
DMA Requests
ASRC has six DMA requests. The six DMA requests are directly connected to the lowest six status bits in
the ASRSTR register.
Table 19-19. Interrupt Vectors
Offset
Description
0x0
ASRC Pair A input data is needed.
0x2
ASRC Pair B input data is needed.
0x4
ASRC Pair C input data is needed.
0x6
ASRC Pair A output data is ready.
0x8
ASRC Pair B output data is ready.
0xA
ASRC Pair C output data is ready.
0xC
ASRC Overload
0xE
ASRC FP Wait State
Table 19-20. DMA Requests
Type
Description
0
ASRC Pair A input data is needed.
1
ASRC Pair B input data is needed.
2
ASRC Pair C input data is needed.
3
ASRC Pair A output data is ready.
4
ASRC Pair B output data is ready.
5
ASRC Pair C output data is ready.
Содержание Symphony DSP56724
Страница 22: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 1 10 Freescale Semiconductor Introduction ...
Страница 52: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 2 30 Freescale Semiconductor Signal Descriptions ...
Страница 112: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 7 12 Freescale Semiconductor Clock Generation Module CGM ...
Страница 244: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 14 6 Freescale Semiconductor Shared Bus Arbiter ...
Страница 246: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 15 2 Freescale Semiconductor Shared Memory Shared Memory ...