![Freescale Semiconductor MCF54455 Скачать руководство пользователя страница 325](http://html1.mh-extra.com/html/freescale-semiconductor/mcf54455/mcf54455_reference-manual_2330541325.webp)
System Control Module (SCM)
14-2
Freescale Semiconductor
Attempted accesses to reserved addresses result in a bus error, while attempted writes to read-only registers
are ignored and do not terminate with an error. Unless noted otherwise, writes to the programming model
must match the size of the register, e.g., an 8-bit register supports only 8-bit writes, etc. Attempted writes
of a different size than the register width produce a bus error and no change to the targeted register.
14.2.1
Master Privilege Register (MPR)
The MPR specifies five 4-bit fields defining the access-privilege level associated with a bus master in the
device to the various peripherals listed in
. The register provides one field per bus master.
Table 14-1. SCM Memory Map
Address
Register
Width
(bits)
Access
Reset Value
Section/Page
0xFC00_0000 Master Privilege Register (MPR)
32
R/W
0x7000_0007
0xFC00_0020 Peripheral Access Control Register A (PACRA)
32
R/W
0x5440_0000
0xFC00_0024 Peripheral Access Control Register B (PACRB)
32
R/W
0x0000_4404
0xFC00_0028 Peripheral Access Control Register C (PACRC)
32
R/W
0x4444_0444
0xFC00_002C Peripheral Access Control Register D (PACRD)
32
R/W
0x4440_4444
0xFC00_0040 Peripheral Access Control Register E (PACRE)
32
R/W
0x4444_4444
0xFC00_0044 Peripheral Access Control Register F (PACRF)
32
R/W
0x4444_4444
0xFC00_0048 Peripheral Access Control Register G (PACRG)
32
R/W
0x4444_4444
0xFC04_0013 Wakeup Control Register (WCR)
1
1
The WCR register is described in
Chapter 9, “Power Management.”
8
R/W
0x00
0xFC04_0016 Core Watchdog Control Register (CWCR)
16
R/W
0x0000
0xFC04_001B Core Watchdog Service Register (CWSR)
8
R/W
Undefined
0xFC04_001F SCM Interrupt Status Register (SCMISR)
8
R/W
0x00
0xFC04_0024 Burst Configuration Register (BCR)
32
R/W
0x0000_0000
0xFC04_0070 Core Fault Address Register (CFADR)
32
R
Undefined
0xFC04_0075 Core Fault Interrupt Enable Register (CFIER)
8
R/W
0x00
0xFC04_0076 Core Fault Location Register (CFLOC)
8
R
Undefined
0xFC04_0077 Core Fault Attributes Register (CFATR)
8
R
Undefined
0xFC04_007C Core Fault Data Register (CFDTR)
32
R
Undefined
Address: 0xFC00_0000 (MPR)
Access: User read/write
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
R
MPROT0
MPROT1
MPROT2
MPROT3
0 0 0 0
MPROT5
MPROT6
0 1 1 1
W
Reset 0 1 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 1
Figure 14-1. Master Privilege Register (MPR)
Содержание MCF54455
Страница 33: ...xxviii Freescale Semiconductor ...
Страница 67: ...Freescale Semiconductor 1 ...
Страница 125: ...Freescale Semiconductor 1 ...
Страница 145: ...Enhanced Multiply Accumulate Unit EMAC 5 21 Freescale Semiconductor ...
Страница 173: ...Cache 6 28 Freescale Semiconductor ...
Страница 179: ...Static RAM SRAM 7 6 Freescale Semiconductor ...
Страница 207: ...Power Management 9 16 Freescale Semiconductor ...
Страница 323: ...Reset Controller Module 13 8 Freescale Semiconductor ...
Страница 389: ...Pin Multiplexing and Control 16 44 Freescale Semiconductor ...
Страница 575: ...PCI Bus Controller 22 58 Freescale Semiconductor ...
Страница 600: ...Advanced Technology Attachment ATA Freescale Semiconductor 23 25 ...
Страница 601: ...Freescale Semiconductor 1 ...
Страница 842: ...I2 C Interface Freescale Semiconductor 33 16 ...
Страница 843: ...Freescale Semiconductor 1 ...
Страница 921: ...Revision History A 6 Freescale Semiconductor ...