![Freescale Semiconductor MCF54455 Скачать руководство пользователя страница 333](http://html1.mh-extra.com/html/freescale-semiconductor/mcf54455/mcf54455_reference-manual_2330541333.webp)
System Control Module (SCM)
14-10
Freescale Semiconductor
14.2.6
Burst Configuration Register (BCR)
The BCR register enables or disables the USB On-the-Go module for bursting to/from the crossbar switch
slave modules. There is an enable field for the slaves, and either direction (read and write) is supported via
the GBR and GBW bits.
14.2.7
Core Fault Address Register (CFADR)
The CFADR is a read-only register indicating the address of the last core access terminated with an error
response.
Address: 0xFC04_0024 (BCR)
Access: User read-write
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
R 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
GBR GBW
SBE
W
Reset 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
0
0
0
0
0
0
0
0
0
0
Figure 14-14. Burst Configuration Register (BCR)
Table 14-8. BCR Field Descriptions
Field
Description
31–10
Reserved, must be cleared.
9
GBR
Global burst enable for reads. Allows bursts to happen on read transactions from the crossbar switch slaves to the
USB On-the-Go module.
0 Read bursts are disabled.
1 Read bursts are enabled.
Note:
If GBR and GBW are cleared, then SBE is ignored.
8
GBW
Global burst enable for writes. Allows bursts to happen on write transactions to the crossbar switch slaves from the
USB On-the-Go module.
0 Write bursts are disabled.
1 Write bursts are enabled.
Note:
If GBR and GBW are cleared, then SBE is ignored.
7–0
SBE
Slave burst enable. Allows bursts to happen to/from the crossbar switch slaves. The only valid settings for this field
are 0x00 or 0xFF.
0x00 Bursts disabled.
0xFF Bursts enabled. The GBR and GBW bits determine the burst direction. If neither is set, then this bit has no
effect.
Else Reserved.
Address: 0xFC04_0070 (CFADR)
Access: User read-only
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
R
ADDR
W
Reset – – – – – – – – – – – – – – – – – – – – – – – – – – – – – – – –
Figure 14-15. Core Fault Address Register (CFADR)
Содержание MCF54455
Страница 33: ...xxviii Freescale Semiconductor ...
Страница 67: ...Freescale Semiconductor 1 ...
Страница 125: ...Freescale Semiconductor 1 ...
Страница 145: ...Enhanced Multiply Accumulate Unit EMAC 5 21 Freescale Semiconductor ...
Страница 173: ...Cache 6 28 Freescale Semiconductor ...
Страница 179: ...Static RAM SRAM 7 6 Freescale Semiconductor ...
Страница 207: ...Power Management 9 16 Freescale Semiconductor ...
Страница 323: ...Reset Controller Module 13 8 Freescale Semiconductor ...
Страница 389: ...Pin Multiplexing and Control 16 44 Freescale Semiconductor ...
Страница 575: ...PCI Bus Controller 22 58 Freescale Semiconductor ...
Страница 600: ...Advanced Technology Attachment ATA Freescale Semiconductor 23 25 ...
Страница 601: ...Freescale Semiconductor 1 ...
Страница 842: ...I2 C Interface Freescale Semiconductor 33 16 ...
Страница 843: ...Freescale Semiconductor 1 ...
Страница 921: ...Revision History A 6 Freescale Semiconductor ...