46
SHB-E18 User`s Manual
3.4 Advanced Chipset Features
This section allows you to configure the system based on the specific
features of the installed chipset. This chipset manages bus speeds
and access to system memory resources, such as DRAM and the
external cache. It also coordinates communications between the
conventional ISA bus and the PCI bus. It must be stated that these
items should never need to be altered. The default settings have
been chosen because they provide the best operating conditions for
your system. The only time you might consider making any changes
would be if you discovered that data was being lost while using your
system.
Phoenix-Award BIOS CMOS Setup Utility
Advanced Chipset Features
DRAM Timing Selectable
[By SPD]
x CAS Latency Time
[Auto]
x Dram RAS# to CAS# Delay
[Auto]
x DRAM RAS# Precharge
[Auto]
x Precharge dealy (tRAS)
[Auto]
x System Memory Frequency
[Auto]
System BIOS Cacheable
[Enabled]
Memory Hole At 15M-16M
[Disabled]
►
PCI Express Root Port Func
[Press Enter]
**VGA Setting**
PEG/Onchip VGA Control
[Auto]
On-Chip Frame Buffer Size
[ 8MB]
DVMT Mode
[DVMT]
DVMT / FIXED Memory Size
Lan1 Chip Control
Lan2 Chip Control
[128MB]
[Enabled]
[Enabled]
Item Help
Menu Level
►
↑↓←
→
:
Move Enter: Select +/-/PU/PD: Value F10:Save Esc: Exit F1:General
Help F5:Previous Value F6:Fail-Safe Defaults F7:Optimized Default
(Figure 8)
Содержание SHB-E18
Страница 1: ...SHB E18 Intel Core 2 Quad Q35 PICMG 1 3 SBC User s Manual Version 1 0...
Страница 8: ...Contents viii SHB E18 User s Manual This page is intentionally left blank...
Страница 10: ...2 SHB E18 User s Manual Chapter 1 Features Specifications FEATURES 3 SPECIFICATIONS 4...
Страница 14: ...6 SHB E18 User s Manual This page is intentionally left blank...
Страница 17: ...SHB E18 User s Manual 9 Jumper Locations on the SHB E18...
Страница 22: ...14 SHB E18 User s Manual Connector Locations on the SHB E18...
Страница 82: ...74 SHB E18 User s Manual This page is intentionally left blank...