Table 4-16 SSC_DBGCFG_CLR Register bit assignments
Bits
Name
Type
Function
[31:8]
-
-
Reserved.
[7]
SPIDEN_SEL_CLR
RO
Clears SPIDEN_SEL_STAT to
0b1
:
0b0
: No effect.
0b1
: Clear SPIDEN_SEL_STAT to
0b0
.
[6]
SPIDEN_INT_CLR
RO
Clears SPIDEN_INT_STAT to
0b1
:
0b0
: No effect.
0b1
: Clear SPIDEN_INT_STAT to
0b0
.
[5]
SPNIDEN_SEL_CLR
RO
Clears SPNIDEN_SEL_STAT to
0b1
:
0b0
: No effect.
0b1
: Clear SPNIDEN_INT_STAT to
0b0
.
[4]
SPNIDEN_INT_CLR
RO
Clears SPNIDEN_INT_STAT to
0b1
:
0b0
: No effect.
0b1
: Clear SPNIDEN_INT_STAT to
0b0
.
[3]
DEVICEEN_SEL_CLR
RO
Clears DEVICEEN_SEL_STAT to
0b1
:
0b0
: No effect.
0b1
: Clear DEVICEEN_SEL_STAT to
0b0
.
[2]
DEVICEEN_INT_CLR
RO
Clears DEVICEEN_INT_STAT to
0b0
:
0b0
: No effect.
0b1
: Clear DEVICEEN_INT_STAT to
0b0
.
[1:0]
-
-
Reserved.
4.4.5
SSC_AUXDBGCFG Register
The SSC_AUXDBGCFG Register characteristics are:
Purpose
The SSC_AUXDBGCFG register is a Secure access only read-write register. The register
provides override control of the debug authentication signals
DBGEN
and
NIDEN
Usage constraints
There are no usage constraints.
Configurations
Available in all N1 board configurations.
Memory offset and full register reset value
See
4.4.1 System Security Control registers summary
4 Programmers model
4.4 System Security Control registers
101489_0000_02_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
4-110
Non-Confidential - Beta