S2R72A21 Application Note
Seiko Epson Corporation
7
(Rev.1.00)
3.3
Basic operation
The basic operation of the S2R72A21 under the above basic system structure is explained based on an example
of the USB2.0+BC operation waveform.
3.3.1
Operation waveform
Figure 3.3.1.1 shows an example of the S2R72A21 operation waveform on the basic system structure of Figure
3.2.1.
a) From Reset to HS operation (1)
b) From HS operation (1) to operation end
Figure 3.3.1.1
Basic operation waveform
HS_Packet
Detect SE0
for 5us
BC
HVDD
XRESET
ENABLE
State
INT_DP/DM
EXT_DP/DM
INITIAL DISCON-
NECT
Bus Switch (INT-EXT)
HS Synchronizer
FS_LS
HS
▼
Attach
RESET
10ms
USB signal
path
Hi-Z
Reset
Reset
released
Operation
start
FS
operation
Chirp
operation
HS
opearation(1)
Detect
ENABLE=1
BC
J
J
K
K
K
K
J
J
K
K
J
J
・・・
K
K
J
J
K
K
J
J
・・・
FS
D_Chirp
H_Chirp
5us
SOF
Bus Switch
(OFF)
10ms
passed
Detect SE0
for 3ms
HVDD
XRESET
ENABLE
State
INT_DP/DM
EXT_DP/DM
DISCONNECT
Bus Switch (INT-EXT)
HS Synchronizer
FS_LS
HS
▼
Detach
USB signal
path
Operation
end
Suspend
operation
Resume
operation
HS
operation(1)
J
J
K
K
Suspend
3ms
SOF
HS_Packet
Resume
5us
HS Synchronizer
HS
SOF
SOF
SOF
Bus Switch (INT-EXT)
FS_LS
Detect SE0
for 5us
HS detach
detection
HS
operation(2)
SOF
Detect
ENABLE=0
Disconnect
operation
Содержание S2R72A21
Страница 1: ...Rev 1 00 S2R72A21 Application Note ...