
Chapter 3
3.9.5 Port 5
Port 5 is a common output port. The pin data is latched in RF (data memory
address: 0x0F). You can read the pin status data or write the output data
through a memory access instruction.
RF Bit Field:
RF Bit
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Port 5 Pin
P5.7 P5.6 P5.5 P5.4 P5.3 P5.2 P5.1 P5.0
Bit value=0: the relative pin is in “LOW” status.
Bit value=1: the relative pin is in “HIGH” status.
PDRD
Pad
PDWR
CLR
Q
D
PR
DBUS
34
•
System Control
EM60000Series User’s Manual
Содержание EM60000 series
Страница 8: ...Contents viii Contents EM60000 Series User s Manual ...
Страница 24: ...Chapter 2 16 Architecture EM60000 Series User s Manual ...
Страница 54: ...Chapter 4 46 Special Function Control EM60000Series User s Manual ...
Страница 80: ...Chapter 5 72 Instruction Set EM60000Series User s Manual ...