85
AVR-2809CI / AVR-2809 / AVR-989 / AVC-2809
Pin Function
Symbol
Pin No.
Type
Function (In Detail)
A0-A10
25 to 27
Input Pin
Address Inputs: A0-A10 are sampled during the ACTIVE
60 to 66
command (row-address A0-A10) and READ/WRITE command (A0-A7
24
with A10 defining auto precharge) to select one location out of the memory array
in the respective bank. A10 is sampled during a PRECHARGE command to
determine if all banks are to be precharged (A10 HIGH) or bank selected by
BA0, BA1 (LOW). The address inputs also provide the op-code during a LOAD
MODE REGISTER command.
BA0, BA1
22,23
Input Pin
Bank Select Address: BA0 and BA1 defines which bank the ACTIVE, READ,
WRITE or PRECHARGE command is being applied.
C A S
18
Input Pin
C AS
, in conjunction with the
R AS
and
W E
, forms the device command. See the
"Command Truth Table" for details on device commands.
CKE
67
Input Pin
The CKE input determines whether the CLK input is enabled. The next rising edge
of the CLK signal will be valid when is CKE HIGH and invalid when LOW. When
CKE is LOW, the device will be in either power-down mode, clock suspend mode,
or self refresh mode. CKE is an asynchronous input.
CLK
68
Input Pin
CLK is the master clock input for this device. Except for CKE, all inputs to this
device are acquired in synchronization with the rising edge of this pin.
C S
20
Input Pin
The
C S
input determines whether command input is enabled within the device.
Command input is enabled when
C S
is LOW, and disabled with
C S
is HIGH. The
device remains in the previous state when
C S
is HIGH.
I/O0 to
2, 4, 5, 7, 8, 10,11,13
I/O Pin
I/O0 to I/O15 are I/O pins. I/O through these pins can be controlled in byte units
I/O31
74,76,77,79,80,82,83,85
using the DQM0-DQM3 pins
45,47,48,50,51,53,54,56
31,33,34,36,37,39,40,42
DQM0
16,28,59,71
Input Pin
DQMx control thel ower and upper bytes of the I/O buffers. In read mode,
DQM3
the output buffers are place in a High-Z state. During a WRITE cycle the input data
is masked. When DQMx is sampled HIGH and is an input mask signal for write
accesses and an output enable signal for read accesses. I/O0 through I/O7 are
controlled by DQM0. I/O8 throughI/O15 are controlled by DQM1. I/O16 through I/
O23 are controlled by DQM2. I/O24 through I/O31 are controlled by DQM3.
R A S
19
Input Pin
R AS
, in conjunction with
C AS
and
W E
, forms the device command. See the
"Command Truth Table" item for details on device commands.
W E
17
Input Pin
W E
, in conjunction with
R AS
and
C AS
, forms the device command. See the
"Command Truth Table" item for details on device commands.
V
CCQ
3,9,35,41,49,55,25,81
Supply Pin
V
CCQ
is the output buffer power supply.
V
CC
1,15,29,43
Supply Pin
V
CC
is the device internal power supply.
GND
Q
6,12,32,38,46,52,78,84
Supply Pin
GND
Q
is the output buffer ground.
GND
44,58,72,86
Supply Pin
GND is the device internal ground.
Содержание AVR-2809CI
Страница 76: ...76 AVR 2809CI AVR 2809 AVR 989 AVC 2809 Sil9135CTU DI IC554 Functional Block Diagram ...
Страница 80: ...80 AVR 2809CI AVR 2809 AVR 989 AVC 2809 Sil9134CTU DI IC702 Functional Block Diagram ...
Страница 81: ...81 AVR 2809CI AVR 2809 AVR 989 AVC 2809 ADV7320 DI IC807 ...
Страница 82: ...82 AVR 2809CI AVR 2809 AVR 989 AVC 2809 W9864G2GH 6 DI IC203 Functional Block Diagram ...
Страница 83: ...83 AVR 2809CI AVR 2809 AVR 989 AVC 2809 Pin Function ...
Страница 89: ...89 AVR 2809CI AVR 2809 AVR 989 AVC 2809 W19B160BBT7H DI IC205 Functional Block Diagram ...
Страница 93: ...93 AVR 2809CI AVR 2809 AVR 989 AVC 2809 LA73053 AV IC101 ...
Страница 94: ...94 AVR 2809CI AVR 2809 AVR 989 AVC 2809 LA73062V AV IC305 ...
Страница 96: ...96 AVR 2809CI AVR 2809 AVR 989 AVC 2809 FLD HCA 19MM02T FR FL101 PIN CONNECTION GRID ASSIGNMENT ...
Страница 97: ...97 AVR 2809CI AVR 2809 AVR 989 AVC 2809 ANODE CONNECTION ...
Страница 98: ...98 AVR 2809CI AVR 2809 AVR 989 AVC 2809 MEMO ...
Страница 100: ...100 AVR 2809CI AVR 2809 AVR 989 AVC 2809 8U 110030 POWER AMP P W B UNIT 2 2 FOIL SIDE ...
Страница 101: ...101 AVR 2809CI AVR 2809 AVR 989 AVC 2809 8U 110031 MAIN CPU P W B UNIT 1 2 COMPONENT SIDE ...
Страница 102: ...102 AVR 2809CI AVR 2809 AVR 989 AVC 2809 8U 110031 MAIN CPU P W B UNIT 2 2 FOIL SIDE ...
Страница 103: ...103 AVR 2809CI AVR 2809 AVR 989 AVC 2809 8U 110032 FRONT P W B UNIT 1 2 COMPONENT SIDE ...
Страница 104: ...104 AVR 2809CI AVR 2809 AVR 989 AVC 2809 8U 110032 FRONT P W B UNIT 2 2 FOIL SIDE ...
Страница 105: ...105 AVR 2809CI AVR 2809 AVR 989 AVC 2809 8U 110041 POWER REG P W B UNIT 1 2 COMPONENT SIDE ...
Страница 106: ...106 AVR 2809CI AVR 2809 AVR 989 AVC 2809 8U 110041 POWER REG P W B UNIT 2 2 FOIL SIDE ...
Страница 107: ...107 AVR 2809CI AVR 2809 AVR 989 AVC 2809 8U 210018 A AUDIO VIDEO P W B UNIT 1 2 COMPONENT SIDE ...
Страница 108: ...108 AVR 2809CI AVR 2809 AVR 989 AVC 2809 8U 210018 A AUDIO VIDEO P W B UNIT 2 2 FOIL SIDE ...
Страница 109: ...109 AVR 2809CI AVR 2809 AVR 989 AVC 2809 8U 310003 DIGITAL P W B UNIT 1 2 COMPONENT SIDE ...
Страница 110: ...110 AVR 2809CI AVR 2809 AVR 989 AVC 2809 8U 310003 DIGITAL P W B UNIT 2 2 FOIL SIDE ...
Страница 140: ...140 AVR 2809CI AVR 2809 AVR 989 AVC 2809 MEMO ...
Страница 147: ...147 AVR 2809CI AVR 2809 AVR 989 AVC 2809 MEMO ...
Страница 154: ...8 7 6 5 4 3 2 1 A B C D E F SCHEMATIC DIAGRAMS 6 29 8U 310003 DIGITAL UNIT 6 13 AVR 2809CI AVR 2809 AVR 989 AVC 2809 ...
Страница 161: ...8 7 6 5 4 3 2 1 A B C D E F SCHEMATIC DIAGRAMS 13 29 8U 310003 DIGITAL UNIT 13 13 AVR 2809CI AVR 2809 AVR 989 AVC 2809 ...