DW1000 User Manual
© Decawave Ltd 2017
Version 2.12
Page 169 of 242
Table 46: Configurations maintained in the AON Memory Array
Configuration Register
Configuration Register
Register file: 0x03 – PAN Identifier and Short Address
Sub-Register 0x28:0B– RF_RXCTRLH
Register file: 0x04 – System Configuration
Sub-Register 0x28:0C– RF_TXCTRL
Register file: 0x08 – Transmit Frame Control
Sub-Register 2A:0B – TC_PGDELAY
Register file: 0x0E – System Event Mask Register
Sub-Register 0x2B:07 – FS_PLLCFG
Register file: 0x1D – SNIFF Mode
Sub-Register 0x2B:0E – FS_XTALT
Register file: 0x1E – Transmit Power Control
Sub-Register 0x2C:00 – AON_WCFG
Register file: 0x1F – Channel Control
Sub-Register 0x2C:06 – AON_CFG0
Register file: 0x21 – User defined SFD sequence
Sub-Register 0x2C:0A – AON_CFG1
Sub-Register 0x23:04 – AGC_TUNE1
Sub-Register 0x2E:1804 – LDE_RXANTD
Sub-Register 0x23:04 – AGC_TUNE1
Sub-Register 0x2E:1806– LDE_CFG2
Sub-Register 0x23:12 – AGC_TUNE3
Sub-Register 0x2E:2804 – LDE_REPC
Sub-Register 0x26:00 – GPIO_MODE
Sub-Register 0x36:00 – PMSC_CTRL0
Register file: 0x27 – Digital receiver configuration
Sub-Register 0x36:04 – PMSC_CTRL1
Sub-Register 0x36:0C – PMSC_SNOZT
Sub-Register 0x36:28 – PMSC_LEDC
2
Only the
Low 32-bits are maintained.
3
All bits
are maintained except for bit 0. Bit zero it is lost and restored as 0.
4
field in the first octet is maintained.
5
The TX antenna delay in
Register file: 0x18 – Transmitter Antenna Delay
is not preserved, but instead ends up corrupted by part
of the preserved RX antenna delay. After a wake-up then for correct TX time stamping The TX antenna delay will need
reprogramming.
6
Bits preserved are: 23, 15, 12, 11 and 6. The remainder revert to their reset value during wake-up init.
7
All preserved except for the
field which revert to its reset value during wake-up init.
8
bit is preserved, the
field reverts to its reset value during wake-up init.