DM9000A
APPLICATION NOTES
Preliminary 12
Version: DM9000A-AN-V121
November 27, 2007
Bit [7:6] = 00: Disable setting of Word 7 Bit [3:0].
*01: Accept setting of Word 7 Bit [3:0].
Bit [9:8]: Reserved = 0.
Bit [11:10] = 00: Disable setting of Word 7 Bit [7].
*01: Accept setting of Word 7 Bit [7].
Bit [13:12] = 00: Disable setting of Word 7 Bit [8].
*01: Accept setting of Word 7 Bit [8].
Bit [15:14] = 00: Disable setting of Word 7 Bit [15:12].
*01: Accept setting of Word 7 Bit [15:12].
Note: The remark * is now programming value.
Vendor ID
4
0A46
2-byte vendor ID.
Product ID
5
9000
2-byte product ID.
Pin Control
6
01E7
When Word 3 Bit [3:2] = 01, these bits can control the CS, IOR, IOW ,
INT, IOWAIT and IO16 pins polarity:
Bit [0] = 0: Processor CS pin is active high.
*1: Processor CS pin is active low.
Bit [1] = 0: Processor IOR pin is active high.
*1: Processor IOR pin is active low.
Bit [2] = 0: Processor IOW pin is active high.
*1: Processor IOW pin is active low.
Bit [3] = *0: Processor INT pin is active high.
1: Processor INT pin is active low.
Bit [4] = *0: Processor INT pin is force output.
1: Processor INT pin is force open-collected.
Bit [5] = 0: Processor IOWAIT is active high.
*1: Processor IOWAIT is active low.
Bit [6] = 0: Processor IOWAIT is force output.
*1: Processor IOWAIT is force open-collected.
Bit [7] = 0: Processor IO16 is active high.
*1: Processor IO16 is active low.
Bit [8] = 0: Processor IO16 is force output.
*1: Processor IO16 is force open-collected.
Bit [15:9]: Reserved = 0.
Wake-up
Mode
Control
7
4180
Depend on the setting of Word 3 Bit [15:6] to accept auto load control:
Bit [0] = *0: WAKE pin is active high.
1: WAKE pin is active low.
Bit [1] = *0: WAKE pin is in level mode.
1: WAKE pin is in pulse mode.
Bit [2] = *0: Magic packet wake-up event is disabled.
1: Magic packet wake-up event is enabled.
Bit [3] = *0: Link_change wake-up event is disabled.
1: Link_change wake-up event is enabled.
Bit [6:4]: Reserved = 0.
Bit [7] = 0: LED mode 0.
*1: LED mode 1.
Bit [8] = 0: The internal PHY is disabled after power-on.
*1: The internal PHY is enabled after power-on.
The GPR REG. 1FH Bit [0] is modified from this Bit [8].
Bit [13:9]: Reserved = 0.
Bit [14] = 0: AUTO-MDIX OFF, *1: AUTO-MDIX ON.
Bit [15]: Reserved = 0.