30
DS861PP3
CS5346
7.4
MCLK Frequency - Address 05h
7.4.1
Master Clock Dividers (Bits 6:4)
Function:
Sets the frequency of the supplied MCLK signal. See
for the appropriate settings.
7.5
PGAOut Control - Address 06h
7.5.1
PGAOut Source Select (Bit 6)
Function:
This bit is used to configure the PGAOut pins to be either high impedance or PGA outputs. Refer to
.
7.6
Channel B PGA Control - Address 07h
7.6.1
Channel B PGA Gain (Bits 5:0)
Function:
“Channel A PGA Gain (Bits 5:0)” on page 31.
7
6
5
4
3
2
1
0
Reserved
MCLK
Freq2
MCLK
Freq1
MCLK
Freq0
Reserved
Reserved
Reserved
Reserved
MCLK Divider
MCLK Freq2 MCLK Freq1 MCLK Freq0
÷ 1
0
0
0
÷ 1.5
0
0
1
÷ 2
0
1
0
÷ 3
0
1
1
÷ 4
1
0
0
Reserved
1
0
1
Reserved
1
1
x
Table 8. MCLK Frequency
7
6
5
4
3
2
1
0
Reserved
PGAOut
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
PGAOut
PGAOutA & PGAOutB
0
High Impedance
1
PGA Output
Table 9. PGAOut Source Selection
7
6
5
4
3
2
1
0
Reserved
Reserved
Gain5
Gain4
Gain3
Gain2
Gain1
Gain0