CS42518
90
DS584PP5
Table 22. Revision History
Release
Date
Changes
A1
December 2002
Advance Release
PP1
August 2003
Preliminary Release
PP2
August 2003
– Added Revision History table.
– Updated registers 6.7.4 and 6.7.5 on page 54.
PP3
March 2004
Corrected error in document title.
PP4
July 2004
Add lead free part numbers
PP5
January 2005
– Updated PLL components in Table 21 on page 81.
– Added PDN_RCVR1 bit and description on page 48.
–
Added LOCKM bit and description on page 66.
–
Added OMCK Frequency specification in the Switching Characteristics table on
page 12.
–
Updated ADC Input Impedance and Offset Error specifications in the Analog
Input Characteristics table on page 8.
–
Updated the DAC Full Scale Voltage, Output Impedance, and Gain Drift
specifications in the Analog Output Characteristics table on page 10.
–
Updated specification conditions for the analog input characteristics on page 8.
–
Updated specification conditions for the analog output characteristics on
page 10.
–
Updated specification of t
ds
and t
dh
in the Switching Characteristics table on
–
Corrected reference to the SW_CTRL[1:0] bits in section 4.5.3 on page 26.
–
Moved the VQ and FILT+ specifications from the Analog Input Characteristics
table on page 8 to the DC Electrical Characteristics table on page 15.
– Updated the Power Supply Current and Power Consumption specifications in
the DC Electrical Characteristics table on page 15.
– Updated the description of the CONF bit on page page 68.
– Updated Table 13 on page 55 to include HDCD format detection.
– Corrected default value of the Chip_ID[3:0] bits in register 01h on pages 42 and
47.
– Updated default value of the Rev_ID[3:0] bits in register 01h on pages 42 and
47.