ProDAQ 3424 Function Card User Manual
3424-XX-UM
Copyright,
1998-2005 Bustec Production Ltd.
Page 45 of 56
This bit selects between edge or level mode of the Analog Trigger.
0 : edge mode selected
1 : level mode selected
USAGE
The direction or condition of the trigger is selected using COMP_SEL
3:1
WO
ATCHN_ADDR
– Analog Trigger Channel Address
These bits specify a channel the AT_THR1/2 will be applied to.
000 : card channel 1
001 : card channel 2
010 : card channel 3
011 : card channel 4
100 : card channel 5
101 : card channel 6
110 : card channel 7
111 : card channel 8
USAGE
Only one Analog Trigger channel can be enabled at the time.
0
WO
AT_UPD
– Analog Trigger Update
This bit, when set, lunches the update of the Analog Trigger settings.
0 : update not launched
1 : update of the Analog Trigger launched
USAGE
Any write with AT_UPD bit set changes previous settings
If AT_UPD bit is cleared the write can still change THR2[11:4] bits
All Analog Trigger settings, except of the THR1 and THR2, can be updated only if AT_UPD bit is
set during write to the register. THR1 and THR2 can be changed independently of the AT_UPD bit
settings.
5.16. CHNxCFG
– Channel x Configuration Register
These are registers used to configure front-
end of channel ‘x ‘, where ‘x’ is in the range from 1 to 8.
Bit
Access &
Default
Description
15:12
Reserved
11:10
R/W
‘00’
GAIN2_SEL
– Gain of the Second Stage Selection
These bits select the gain of the second PGA in the signal path.
00 : x1 gain
01 : x10 gain
10 : x100 gain
11 : not allowed
USAGE
Channel’s gain is defined as GAIN1 * GAIN2
9:8
R/W
‘00’
GAIN1_SEL
– Gain of the First Stage Selection
These bits select the gain of the first PGA in the signal path.
00 : x1 gain
01 : x2 gain
10 : x5 gain
11 : x10 gain
USAGE
Channel’s gain is defined as GAIN1 * GAIN2
7
R/W
0
HPF_EN
– High Pass Filter Enable
This bit enables ADC’s built in high pass filter.
0 : High pass filter disabled
1 : High pass filter enabled