Atmel TSEV83102G0B Скачать руководство пользователя страница 21

TSEV83102G0B - Evaluation Board User Guide

5-1

Rev. 2166B–BDC–04/03

Section 5

Package Description

5.1

TS83102G0B 
Pinout

Figure 5-1.  TS83102G0B Pinout of CBGA152 Package

Note:

If required, four NC balls can be electrically connected to GND to simplify PCB routing.

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

GND

GND

GND

VPLUSD

VPLUSD

VPLUSD

DVEE

DVEE

GND

GND

DVEE

DVEE

DVEE

DVEE

VPLUSD

GND

VPLUSD

VPLUSD

VPLUSD

VPLUSD

GND

VPLUSD

VEE

VPLUSD

GND

VEE

VEE

VEE

GND

PGEB

VEE

VEE

VCC

VEE

VCC

VCC

GND

VCC

GND

GND

VCC

GND

VCC

GND

GND

GND

VEEH

VCCTH

VCCTH

GND

GND

VEE

GND

VEE

TS83102G0B

CBGA152

(cavity down)

GND

GND

GND

VEEH

VEEH

VCCTH

D9

GND

OR

D1

D2

DR

D4

D5

GND

D3

D6

D7

D8

D9B

GND

ORB

D1B

D0

D0B

D2B

DRB

D4B

D5B

GND

D3B

D6B

D7B

D8B

VPLUSD

VPLUSD

VPLUSD

VEE

VEE

GND

VEE

VEE

GND

GND

NC

GND

DVEE

VPLUSD

GND

VEE

GA

VCC

GND

VINb

VIN

NC

GND

DVEE

VPLUSD

B/GB

DECB/

DIODE

VEE

VCC

SDA

GND

VEE

GND

VEE

GND

GND

VEE

VEE

VEE

GND

VEE

VEE

GND

GND

NC

GND

GND

GND

NC

GND

GND

CLK

CLKb

VEEH

VEEH

VCCTH

VEE

GND

DRRB

SDAEN

GND

GND

GND

GND

A

B

C

D

E

F

G

H

J

K

L

M

N

P

Q

R

A

B

C

D

E

F

G

H

J

K

L

M

N

P

Q

R

Содержание TSEV83102G0B

Страница 1: ...ADC 10 bit 2 Gsps Evaluation Board TSEV83102G0B User Guide...

Страница 2: ...4 Power Supplies 2 2 Section 3 Operating Procedures and Characteristics 3 1 3 1 Introduction 3 1 3 2 Operating Procedure ECL Mode 3 1 3 3 Use with DMUX Evaluation Board 3 2 3 4 Electrical Characteris...

Страница 3: ...iption 5 1 5 1 TS83102G0B Pinout 5 1 5 2 Thermal Characteristics 5 3 5 2 1 Thermal Resistance from Junction to Ambient Rthja 5 3 5 2 2 Thermal Resistance from Junction to Case Rthjc 5 4 5 2 3 Heatsink...

Страница 4: ...rature range The TS83102G0B Evaluation Board EB is very straightforward as it only implements the TS83102G0B ADC device SMA connectors for input output accesses and a 2 54 mm pitch connector compatibl...

Страница 5: ...VINB Differential analog inputs Z0 50 Z0 50 VIN VINB GAIN GA SDA SDA OA SDAEN VEE TEST VEE B BG PGEB DR DRB D0 D0B Z0 50 Z0 50 Z0 50 Z0 50 D7 D7B PC PCB VCC DRRB VCC 5V GND VPLUSD GND 0V VPLUSD 0 8V...

Страница 6: ...4003 dielectric layer characteristics are very close to PTFE in terms of insertion loss characteristics A BT Epoxy dielectric layer of 0 9 mm total thickness which is sandwiched between the upper grou...

Страница 7: ...mbedding fixture are provided by SMA connectors Reference VITELEC 142 0701 851 Connector mounting plates have been used for fastening the SMA connectors 1 5 Digital Outputs Accesses Access to the diff...

Страница 8: ...supplies 2 2 AC Inputs Digital Outputs The board uses 50 impedance microstrip lines for the differential analog inputs clock inputs and differential digital outputs The input signals and clock signals...

Страница 9: ...re independent but the possibility exists to short circuit both supplies on the top metal layer No difference in ADC high speed performance is observed when connecting both nega tive supply planes tog...

Страница 10: ...d the TS83102G0B clock inputs with bal anced signals Directly connect the RF sources to the in phase analog and clock inputs of the converter However dynamic performances can be somewhat improved by e...

Страница 11: ...th the TSEV83102G0B ADC evaluation board The DEMUX input configuration has been optimized to be connected to the TS83102G0B ADC CBGA152 package When using the DEMUX board with the ADC board do not for...

Страница 12: ...5 5 V Digital negative supply voltage DVEE GND to 5 5 V Digital positive supply voltage VPLUSD GND 1 1 to 2 0 V Negative supply voltage VEE GND to 5 5 V Maximum difference between negative supply vol...

Страница 13: ...pply current dedicated to TS83102G0B ADC only ICC 144 205 mA IPLUSD 164 mA IEEA 514 630 mA IEED 170 180 mA Positive supply voltage not used by default installed dedicated to MC100EL16 differential rec...

Страница 14: ...in phase clock input amplitude is 1V peak to peak centered on 0V Ground or 1 3V ECL on common mode As for the analog input either clock input can be chosen if the single ended output mode is used leav...

Страница 15: ...to 1 15 The gain adjust transfer function is given below Figure 4 1 ADC Gain Adjust 4 6 SMA Connectors and Microstrip Lines De embedding Fixture Attenuation in microstrip lines can be found by taking...

Страница 16: ...ut in this particular case it is necessary to have exactly 2 diodes in the A10 to ground direction of conduction Figure 4 2 Recommended Die Junction Temperature Monitoring Function Implemen tation Tes...

Страница 17: ...nts This modification in Revision B devices implies the modification of the processing of the VDIODE characteristic if any but above all it allows the user to implement a digital temper ature sensor t...

Страница 18: ...by 32 thus allowing for a quick debug phase of the ADC at maximum speed rate When active this fuction makes the ADC output only 1 out of 32 data thus resulting in a data rate which is 32 times slower...

Страница 19: ...ing of the Data Ready output signal 4 11 Sampling Delay Adjusting One delay adjust controlled by SDA potentiometer is available in order to add a delay to the input clock of the ADC This allows the us...

Страница 20: ...Clock Input Configuration RF Generator RF Generator 121 dBc Hz at 1 KHz offset from fc 0 180 Hybrid 0 180 Hybrid BPF Data Acquisition System TS83102G0B ADC 117 dBc Hz at 20 KHz offset from fc PC GPIB...

Страница 21: ...PLUSD VEE VPLUSD GND VEE VEE VEE GND PGEB VEE VEE VCC VEE VCC VCC GND VCC GND GND VCC GND VCC GND GND GND VEEH VCCTH VCCTH GND GND VEE GND VEE TS83102G0B CBGA152 cavity down GND GND GND VEEH VEEH VCCT...

Страница 22: ...phase analog input signal of the differential sample and hold preamplifier VINB R6 Inverted phase analog input signal of the differential sample and hold preamplifier Clock Inputs CLK E1 In phase clo...

Страница 23: ...rn generator enable Digitized input delivered at outputs according to B GB if PGEB is floating or connected to GND Checkerboard pattern delivered at outputs if PGEB is driven with ECL low level or con...

Страница 24: ...power dissipa tion 4 7W A method should be chosen for cooling that allows less than 4 0 C W for the case to ambient thermal resistance Rthca The thermal resistance of the board is a high value within...

Страница 25: ...ng Level Comments JTSX83102G0 1V1B Die Ambient Prototype ON REQUEST ONLY Please contact Marketing TSX83102G0BGL CBGA 152 Ambient Prototype Prototype Version TS83102G0BCGL CBGA 152 C grade 0 C TC TJ 90...

Страница 26: ...EV83102G0B Evaluation Board User Guide 6 1 Rev 2166B BDC 04 03 Section 6 Schematics 6 1 TSEV83102G0B Electrical Schematic Figure 6 1 through Figure 6 7 show the electrical schematic of the TSEV83102G0...

Страница 27: ...Schematics 6 2 TSEV83102G0B Evaluation Board User Guide 2166B BDC 04 03 Figure 6 1 TSEV83102G0B Electrical Schematic...

Страница 28: ...e Description Figure 6 3 Metal Layer 2 and 4 Ground Planes Figure 6 4 Metal Layer 3 and 3 bis Power Supplies and Ground Planes Figure 6 5 Metal Layer 5 Solder Side Figure 6 6 TSEV83102G0B Evaluation B...

Страница 29: ...ong Kong Tel 852 2721 9778 Fax 852 2722 1369 Japan 9F Tonetsu Shinkawa Bldg 1 24 8 Shinkawa Chuo ku Tokyo 104 0033 Japan Tel 81 3 3523 3551 Fax 81 3 3523 7581 Memory 2325 Orchard Parkway San Jose CA 9...

Отзывы: