169
8126F–AVR–05/12
ATtiny13A
25. Datasheet Revision History
Please note that page numbers in this section refer to the current version of this document and
may not apply to previous versions.
25.1
Rev. 8126F – 05/12
1.
Updated
2.
25.2
Rev. 8126E – 07/10
1.
Updated description in
Section 6.4.2 “CLKPR – Clock Prescale Register” on page 28
.
2.
Adjusted notes in
Table 18-1, “DC Characteristics, TA = -40°C to +85°C,” on page 117
.
3.
Updated plot order in
Section 19. “Typical Characteristics” on page 124
, added some
plots, also some headers and figure titles adjusted.
4.
Updated
Section 22. “Ordering Information” on page 162
, added extended temperature
part numbers, as well tape & reel part numbers. Notes adjusted.
5.
Updated bit syntax throughout the datasheet, e.g. from CS02:0 to CS0[2:0].
25.3
Rev. 8126D – 11/09
1.
Added note “If the RSTDISPL fuse is programmed...” in Startup-up Times
and
.
2.
Added addresses in all Register Description tables and cross-references to Register
Summary.
3.
Updated naming convention for -COM bits in tables from
to
.
4.
Updated value for
t
WD_ERASE
Table 17-8, “Minimum Wait Delay Before Writing the Next
Flash or EEPROM Location,” on page 108
.
5.
Added NiPdAU note for -SH and -SSH in
Section 22. “Ordering Information” on page
.
25.4
Rev. 8126C – 09/09
1.
Added EEPROM errata for rev. G - H on
.
2.
Added a note about topside marking in
Section 22. “Ordering Information” on page 162
.
25.5
Rev. 8126B – 11/08
1.
to reflect changes in material composition.
2.
Updated sections:
–
“DIDR0 – Digital Input Disable Register 0” on page 81
–
“DIDR0 – Digital Input Disable Register 0” on page 95
3.
Updated
“Register Summary” on page 158
25.6
Rev. 8126A – 05/08
1.
Initial revision, created from document 2535I – 04/08.
2.
Updated characteristic plots of section
, starting on page
.
3.
Updated
“Ordering Information” on page 162
.
4.
Updated section: