810
32072H–AVR32–10/2012
AT32UC3A3
29.8
Module Configuration
The specific configuration for the ADC instance is listed in the following tables.
Table 29-3.
Module configuration
Feature
ADC
ADC_NUM_CHANNELS
8
Internal Trigger 0
TIOA Ouput A of the Timer Counter 0 Channel 0
Internal Trigger 1
TIOB Ouput B of the Timer Counter 0 Channel 0
Internal Trigger 2
TIOA Ouput A of the Timer Counter 0 Channel 1
Internal Trigger 3
TIOB Ouput B of the Timer Counter 0 Channel 1
Internal Trigger 4
TIOA Ouput A of the Timer Counter 0 Channel 2
Internal Trigger 5
TIOB Ouput B of the Timer Counter 0 Channel 2
Table 29-4.
Module Clock Name
Module name
Clock name
ADC
CLK_ADC
Table 29-5.
Register Reset Values
Module name
Reset Value
VERSION
0x00000200
Содержание AT32UC3A3128
Страница 61: ...61 32072H AVR32 10 2012 AT32UC3A3 PLLEN PLL Enable 0 PLL is disabled 1 PLL is enabled...
Страница 260: ...260 32072H AVR32 10 2012 AT32UC3A3 5 2560 3071 6 3072 3583 7 3584 4095 Bit Index n Sector Boundaries...
Страница 592: ...592 32072H AVR32 10 2012 AT32UC3A3 Manchester Configuration Register on page 614...
Страница 989: ...989 32072H AVR32 10 2012 AT32UC3A3 37 2 Package Drawings Figure 37 1 TFBGA 144 package drawing...
Страница 991: ...991 32072H AVR32 10 2012 AT32UC3A3 Figure 37 3 VFBGA 100 package drawing...