English
68
RAS# to CAS# Delay and Row Precharge (tRCDtRP)
RAS# to CAS# Delay : The number of clock cycles required between the opening of a row
of memory and accessing columns within it.
Row Precharge: The number of clock cycles required between the issuing of the precharge
command and opening the next row.
RAS# Active Time (tRAS)
The number of clock cycles required between a bank active command and issuing the
precharge command.
Command Rate (CR)
The delay between when a memory chip is selected and when the first active command can
be issued.
Secondary Timing
Write Recovery Time (tWR)
The amount of delay that must elapse after the completion of a valid write operation,
before an active bank can be precharged.
Refresh Cycle Time (tRFC)
The number of clocks from a Refresh command until the first Activate command to
the same rank.
RAS to RAS Delay (tRRD_L)
The number of clocks between two rows activated in different banks of the same
rank.
RAS to RAS Delay (tRRD_S)
The number of clocks between two rows activated in different banks of the same
rank.
Read to Precharge (tRTP)
The number of clocks that are inserted between a read command to a row pre-
charge command to the same rank.
Four Activate Window (tFAW)
The time window in which four activates are allowed the same rank.
CAS Write Latency (tCWL)
Configure CAS Write Latency.
Содержание Z690 PG Riptide
Страница 1: ......
Страница 21: ...English 14 5 7 6 4...
Страница 23: ...English 16 2 2 Installing the CPU Fan and Heatsink 1 2 C P U _ F A N...
Страница 25: ...English 18 1 2 3...
Страница 93: ...English 86 VMD Configuration This item allows you to enable or disable the Intel VMD support function...
Страница 95: ...English 88 4 6 5 Super IO Configuration PS2 Y Cable Enable the PS2 Y Cable or set this option to Auto...