English
66
and assign the appropriate frequency automatically.
DRAM Clock
Choose a frequency to override to clock delay for memory training. DRAM Clock
controls memory training only if ASRock Timing Optimization is disabled.
Primary Timing
CAS# Latency (tCL)
The time between sending a column address to the memory and the beginning of the data
in response.
RAS# to CAS# Delay and Row Precharge (tRCDtRP)
RAS# to CAS# Delay : The number of clock cycles required between the opening of a row
of memory and accessing columns within it.
Row Precharge: The number of clock cycles required between the issuing of the precharge
command and opening the next row.
RAS# Active Time (tRAS)
The number of clock cycles required between a bank active command and issuing the
precharge command.
Command Rate (CR)
The delay between when a memory chip is selected and when the first active command can
be issued.
Secondary Timing
Write Recovery Time (tWR)
The amount of delay that must elapse after the completion of a valid write operation,
before an active bank can be precharged.
Refresh Cycle Time (tRFC)
The number of clocks from a Refresh command until the first Activate command to
the same rank.
RAS to RAS Delay (tRRD_L)
The number of clocks between two rows activated in different banks of the same
rank.
RAS to RAS Delay (tRRD_S)
Содержание Z390 Taichi Ultimate
Страница 1: ......
Страница 22: ...English 15 Z390 Taichi Ultimate 4 5 3...
Страница 24: ...English 17 Z390 Taichi Ultimate 2 2 Installing the CPU Fan and Heatsink 1 2 C P U _ F A N...
Страница 26: ...English 19 Z390 Taichi Ultimate 1 2 3...
Страница 89: ...English 82 Third Party SATA3 Mode AHCI Supports new features that improve performance...
Страница 95: ...English 88 4 6 8 Trusted Computing Security Device Support Enable or disable BIOS support for security device...