background image

UG-077 

Evaluation Board User Guide 

 

Rev. 0 | Page 14 of 16 

AD9522 PLL LOOP FILTER 

The AD9522 PLL requires an external loop filter whose compo-
nents are tailored for different applications. The third-order 
passive configuration shown in Figure 27 usually offers the best 
performance for many applications and is the one found on the 
evaluation board.  

CLK/CLK

EXTERNAL

VCO / VCXO

CHARGE

PUMP

CP

C1

C2

C3

R1

R2

AD9522

08747-

024

 

Figure 27. AD9522 PLL Loop Filter 

The default loop filter on the AD9522 evaluation board is 
optimized for reference clock cleanup. It has a flat transfer 
function with peaking <0.1 dB and loop bandwidths from 
0.5 kHz to 10 kHz. In most of these applications, the phase 
detector is run at 1 MHz or less. 
In the example in the Quick Start Guide to the AD9522 PLL 
section, the default loop filter shown in Table 2 results in a PLL 
with a loop bandwidth of 2.2 kHz, 80° of phase margin, and 
0.05 dB of peaking. The charge pump current for this example 
is 1.2 mA. 
For clock generation applications in which the reference clock is 
relatively low jitter, the high loop bandwidth (BW) loop filter 
shown in Table 2 is a better choice. Typical phase detector 
frequencies for these applications are 10 MHz to 100 MHz,  
and typical loop bandwidths for this loop filter are 50 kHz to 
500 kHz, depending on the configuration.  

The user should not consider these recommendations as a 
substitute for using ADIsimCLK™ to determine the best loop 
filter for a given application. ADIsimCLK is a free program  
that can help with the design and exploration of the capabilities 
and features of the AD9522, including the design of the PLL 
loop filter. The evaluation software CD includes a sample 
ADIsimCLK file that includes the AD9522 default loop filter 
titled AD9522EvalBoardExample_148p5MHz.clk. ADIsimCLK 
Version 1.3 includes specific support for the AD9522. However, 
tTherefore, ADIsimCLK Version 1.2 can also be used for modeling 
the AD9522 loop filter by selecting the corresponding version of 
the AD9516. ADIsimCLK is available a
Table 2 shows the correspondence between the components 
shown in Figure 27 and those on the evaluation board, as well 
as the default values.  

Table 2. AD9522 Evaluation Board Default Loop Filter Values 

ADIsimCLK 

Evaluation Board 
Location 

Clock Cleanup 
(Default) 

High 
Loop BW 

C1 

C25 

1500 pF 

62 pF 

R1 

R5 

2.1 kΩ 

820 Ω 

C2 

C22 

4.7 μF 

240 nF 

R2 

R2 

3 kΩ 

390 Ω 

C3 

C31 

2200 pF 

33 pF 

 

Содержание AD9522 Series

Страница 1: ...ttenuation Clock distribution GENERAL DESCRIPTION The AD9522 x hereafter referred to as AD9522 is a very low noise PLL clock synthesizer featuring an integrated VCO clock dividers and up to 24 outputs...

Страница 2: ...nfiguration Window Config PLL 8 REFMON STATUS and LD Buttons 9 Register W R Box 9 SYNC PD Power Down and RESET Buttons 9 EEPROM Control Window 9 Reference R Divider Window 9 Feedback N Divider Window...

Страница 3: ...ct that signal to the J13 SMA connector DC coupling is recommended in applications requiring automatic hitless reference switching There is a possibility that the AD9522 receive buffer can chatter whe...

Страница 4: ...w indicating that the evaluation board was found or red text appears indicating that the evaluation board was not found 2 If the evaluation board is found click anywhere in the pop up window with the...

Страница 5: ...MODE box found at the top of the main window see Figure 8 2 Enter the intended reference input frequency in megahertz in the REF 1 MHz box at the upper left corner of the main window 3 Click the tria...

Страница 6: ...modified 10 Set the VCO divider by clicking the green VCO box in the center of the main window immediately to the left of the Cal VCO button 11 Power down unused drivers by clicking the numbered tria...

Страница 7: ...Evaluation Board User Guide UG 077 Rev 0 Page 7 of 16 EVALUATION SOFTWARE COMPONENTS MAIN WINDOW 08747 008 Figure 8 AD9522 Evaluation Software Main Window...

Страница 8: ...Single Ended Mode check box Note that this mode should not be used simultaneously with Enable REF 1 or Enable REF 2 If Disable Switchover De Glitch is activated the AD9522 maintains the phase relation...

Страница 9: ...issue an I O update command whenever registers are written to the AD9522 SYNC PD POWER DOWN AND RESET BUTTONS The SYNC PD and RESET buttons allow you to control these pins on the AD9522 Each button ha...

Страница 10: ...r value For example it is not possible to use the internal VCO and a feedback divider of 30 However the R divider can be doubled which allows a feedback divider of 60 The feedback divider window has a...

Страница 11: ...ow shown in Figure 19 is accessed by clicking the Cal VCO button on the main window A valid reference input signal must be present to complete VCO calibration and the VCO must be recalibrated any time...

Страница 12: ...nation require ments and OUT9 through OUT11 have been terminated differently from OUT0 through OUT8 OUT0 through OUT8 are ac coupled and this termination scheme is ideal for LVDS drivers However this...

Страница 13: ...a recently connected evaluation board 08747 022 Figure 25 USB Device Selection Window Configure Serial Port The I O Interface window allows you to control how the USB controller interacts with the AD9...

Страница 14: ...hoice Typical phase detector frequencies for these applications are 10 MHz to 100 MHz and typical loop bandwidths for this loop filter are 50 kHz to 500 kHz depending on the configuration The user sho...

Страница 15: ...Configuration A dialog box appears and acknowledges the I2 C mode and address The evaluation software starts at I2 C Address 0x058 and stops at the first valid I2 C address that it finds If the targe...

Страница 16: ...set in the register setup stp file because the user normally initiates VCO calibration manually while running the evaluation software To avoid a checksum mismatch it is recommended that the user manu...

Отзывы: