AMD Geode™ SC1200/SC1201 Processor Data Book
265
Core Logic Module - Audio Registers - Function 3
32579B
4
Audio Bus Master 2 SMI Status.
Indicates if an SMI was caused by an event occurring on Audio Bus Master 2.
0: No.
1: Yes.
SMI generation is enabled when Audio Bus Master 2 is enabled (Memory Offset 30h[0] = 1).
An SMI is then generated when the End of Page bit is set in the Audio Bus Master 2 SMI Status Register (Memory
Offset 31h[0] = 1).
3
Audio Bus Master 1 SMI Status.
Indicates if an SMI was caused by an event occurring on Audio Bus Master 1.
0: No.
1: Yes.
SMI generation is enabled when Audio Bus Master 1 is enabled (Memory Offset 28h[0] = 1).
An SMI is then generated when the End of Page bit is set in the Audio Bus Master 1 SMI Status Register (Memory
Offset 29h[0] = 1).
2
Audio Bus Master 0 SMI Status.
Indicates if an SMI was caused by an event occurring on Audio Bus Master 0.
0: No.
1: Yes.
SMI generation is enabled when Audio Bus Master 0 is enabled (Memory Offset 20h[0] = 1).
An SMI is then generated when the End of Page bit is set in the Audio Bus Master 0 SMI Status Register (Memory
Offset 21h[0] = 1).
1
Codec Serial or GPIO Interrupt SMI Status.
Indicates if an SMI was caused by a serial or GPIO interrupt from codec.
0: No.
1: Yes.
SMI generation enabling for codec serial interrupt: Memory Offset 08h[23] = 1.
SMI generation enabling for codec GPIO interrupt: Memory Offset 00h[30] = 1.
0
I/O Trap SMI Status.
Indicates if an SMI was caused by an I/O trap.
0: No.
1: Yes.
The next level (third level) of SMI status reporting is at Memory Offset 14h.
Offset 12h-13h
Second Level Audio SMI Status Mirror Register (RO)
Reset Value: 0000h
Note:
The bits in this register contain second level SMI status reporting. Top level is reported at I/O Offset 00h/02h[1].
Reading this register does not clear the status bits. See Memory Offset 10h.
15:8
Reserved.
Must be set to 0.
7
Audio Bus Master 5 SMI Status.
Indicates if an SMI was caused by an event occurring on Audio Bus Master 5.
0: No.
1: Yes.
SMI generation is enabled when Audio Bus Master 5 is enabled (Memory Offset 48h[0] = 1). An SMI is then gen-
erated when the End of Page bit is set in the SMI Status Register (Memory Offset 49h[0] = 1). The End of Page bit
must be cleared before this bit can be cleared.
6
Audio Bus Master 4 SMI Status.
Indicates if an SMI was caused by an event occurring on Audio Bus Master 4.
0: No.
1: Yes.
SMI generation is enabled when Audio Bus Master 4 is enabled (Memory Offset 40h[0] = 1). An SMI is then gen-
erated when the End of Page bit is set in the SMI Status Register (Memory Offset 41h[0] = 1). The End of Page bit
must be cleared before this bit can be cleared.
5
Audio Bus Master 3 SMI Status.
Indicates if an SMI was caused by an event occurring on Audio Bus Master 3.
0: No.
1: Yes.
SMI generation is enabled when Audio Bus Master 3 is enabled (Memory Offset 38h[0] = 1). An SMI is then gen-
erated when the End of Page bit is set in the SMI Status Register (Memory Offset 39h[0] = 1). The End of Page bit
must be cleared before this bit can be cleared.
Table 6-38. Memory Offset: Audio Configuration Registers (Continued)
Bit
Description
Содержание Geode SC1200
Страница 8: ...8 AMD Geode SC1200 SC1201 Processor Data Book List of Figures 32579B...
Страница 16: ...16 AMD Geode SC1200 SC1201 Processor Data Book Overview 32579B...
Страница 24: ...24 AMD Geode SC1200 SC1201 Processor Data Book Architecture Overview 32579B...
Страница 310: ...310 AMD Geode SC1200 SC1201 Processor Data Book Core Logic Module ISA Legacy Register Space 32579B...
Страница 364: ...364 AMD Geode SC1200 SC1201 Processor Data Book Debugging and Monitoring 32579B...
Страница 440: ...440 AMD Geode SC1200 SC1201 Processor Data Book Package Specifications 32579B Figure 10 3 BGU481 Package Bottom View...