
Preliminary Data Sheet
■
AC101
06/04/01
B r o a d c o m
Document AC101-DS01-405-R¥¥¥¥¥
Digital Timing Characteristics
Page 41
Figure 8:
100BASE-TX/FX MII Transmit Timing
100BASE-TX/FX MII R
ECEIVE
S
YSTEM
T
IMING
Table 42:
100BASE-TX/FX MII Receive System Timing
Parameter
SYM
Conditions
Min
Typ
Max
Units
RX_CLK period
tCK
39.998
40.000
40.002
ns
RX_CLK High period
tCKH
18.000
20.000
22.000
ns
RX_CLK Low period
tCKL
18.000
20.000
22.000
ns
/J/K to RX_DV assert
tRDVA
-
40
180
ns
/J/K to CRS assert
tRCSA
-
40
180
ns
/J/K to COL assert
tRCLA
RPTR is logic low
-
40
180
ns
/T/R to !RX_DV
tRDVD
RPTR is logic low
-
40
180
ns
/T/R to !CRS
tRCSD
RPTR is logic low
-
40
180
ns
/T/R to !COL
tRCLD
RPTR is logic low
-
40
180
ns
RX Propagation Delay
tRDVA
From RXIP/N(FXRP/N) to RXD[3:0]
-
40
180
ns
RXD[3:0], RX_DV,
RX_ER Setup
tRXS
From rising edge of RX_CLK
10
-
-
ns
FXTP/N
TX_CLK
TX_EN
TXD[3:0]
TX_ER
TXOP/N
/J/
/T/
tCK
tCKH
tCKL
tTXS
tTXH
tTX_TX
tTJ
tTT
CRS
COL
tTCSA
tTCSD
tTCLA
tTCLD
Start of Packet
End of Packet