May 2013
Altera Corporation
Cyclone V GX FPGA Development Board
Reference Manual
1. Overview
This document describes the hardware features of the Cyclone
®
V GX FPGA
development board, including the detailed pin-out and component reference
information required to create custom FPGA designs that interface with all
components of the board.
General Description
The Cyclone V GX FPGA development board provides a hardware platform for
developing and prototyping low-power, high-performance, and logic-intensive
designs using Altera’s Cyclone V GX FPGA device. The board provides a wide range
of peripherals and memory interfaces to facilitate the development of Cyclone V GX
designs.
One high-speed mezzanine card (HSMC) connectors are available to add additional
functionality via a variety of HSMCs available from Altera
®
and various partners.
f
To see a list of the latest HSMCs available or to download a copy of the HSMC
specification, refer to the
Development Board Daughtercards
page of the Altera
website.
Design advancements and innovations, such as the PCI Express hard IP, partial
reconfiguration, and hard memory controller implementation ensure that designs
implemented in the Cyclone V GXs operate faster, with lower power, and have a
faster time to market than previous FPGA families.
f
For more information on the following topics, refer to the respective documents:
■
Cyclone V device family, refer to the
Cyclone V Device Handbook
.
■
PCI Express MegaCore function, refer to the
PCI Express Compiler User Guide
.
■
HSMC Specification, refer to the
High Speed Mezzanine Card (HSMC) Specification
.