
Chapter 2: Board Components
2–19
Configuration, Status, and Setup Elements
August 2015
Altera Corporation
Cyclone IV GX FPGA Development Board
Reference Manual
PCIe Control DIP Switch
The PCIe control DIP switch (SW4) is provided to enable or disable the different
configurations.
Table 2–10
shows the switch controls and descriptions.
Table 2–11
lists the PCIe control DIP switch component reference and manufacturing
information.
Configuration Settings
The MAX
II CPLD EPM2210 System Controller controls the configuration settings. A
configuration scheme is selected by driving the MSEL pins either high or low, as
shown in
Table 2–16
.
Table 2–14. PCIe Control DIP Switch Controls
Board
Reference
Schematic Signal Name
Description
Default
(1)
SW4.1
PCIE_PRSNT2n_x1
ON : Enable x1 presence detect
OFF : Disable x1 presence detect
ON
SW4.2
PCIE_PRSNT2n_x4
ON : Enable x4 presence detect
OFF : Disable x4 presence detect
ON
SW4.4
USB_DISABLE
ON : Embedded USB-Blaster disabled
OFF : Embedded USB-Blaster enabled
OFF
Note to
Table 2–14
:
(1) ON indicates a setting of ’0’ while OFF indicates a setting of ’1’.
Table 2–15. PCIe Control DIP Switch Component Reference and Manufacturing Information
Board
Reference
Description
Manufacturer
Manufacturer
Part Number
Manufacturer Website
SW4
Four-position slide DIP switch
C & K Components
TDA04H0SB1
www.ck-components.com
Table 2–16. Configuration Settings
(1)
Configuration Scheme
Setting
POR
Delay
MSEL3
MSEL2
MSEL1
MSEL0
Active Serial—Enables active serial
configuration with fast or standard
power-on-reset delay.
1
1
0
1
Standard
Fast Passive Parallel—Enables FPP
configuration with fast or standard
power-on-reset delay.
0
0
0
1
Standard
JTAG—JTAG-based configuration
X
(2)
—
Notes to
Table 2–16
:
(1) ON indicates a setting of ’0’ while OFF indicates a setting of ’1’.
(2) X indicates does not care. The JTAG-based configuration takes precedence over other configuration schemes and therefore, the
MSEL[]
pin
settings are ignored.