ASAHI KASEI
[AK4537]
MS0202-E-04
2005/04
-
13
-
Parameter Symbol
min
typ
max
Units
Control Interface Timing (4-wire Serial mode):
CCLK Period
tCCK 200 -
- ns
CCLK Pulse Width Low
tCCKL
80
-
-
ns
Pulse Width High
tCCKH
80
-
-
ns
CDTI Setup Time
tCDS
40
-
-
ns
CDTI Hold Time
tCDH
40
-
-
ns
CSN
“H”
Time
tCSW
150
-
-
ns
CSN “
p
” to CCLK “
n
”
tCSS 50 -
- ns
CCLK “
n
” to CSN “
n
”
tCSH 50 -
- ns
CDTO
Delay
tDCD
-
-
50
ns
CSN “
n
” to CDTO Hi-Z
tCCZ - - 70 ns
Control Interface Timing (I
2
C Bus mode):
SCL Clock Frequency
fSCL - - 100
kHz
Bus Free Time Between Transmissions
tBUF 4.7 -
-
P
s
Start Condition Hold Time (prior to first clock pulse)
tHD:STA
4.0
-
-
P
s
Clock
Low
Time
tLOW
4.7
-
-
P
s
Clock High Time
tHIGH
4.0
-
-
P
s
Setup Time for Repeated Start Condition
tSU:STA
4.7
-
-
P
s
SDA Hold Time from SCL Falling
(Note 29)
tHD:DAT
0
-
-
P
s
SDA Setup Time from SCL Rising
tSU:DAT
0.25
-
-
P
s
Rise Time of Both SDA and SCL Lines
tR
-
-
1.0
P
s
Fall Time of Both SDA and SCL Lines
tF
-
-
0.3
P
s
Setup Time for Stop Condition
tSU:STO
4.0
-
-
P
s
Pulse Width of Spike Noise Suppressed by Input Filter
tSP
0
-
50
ns
Reset Timing
PDN Pulse Width
(Note 30)
tPD 150 -
- ns
PMADL or PMADR “
n
” to SDTO valid (Note 31)
tPDV - 2081 - 1/fs
Note 29. Data must be held long enough to bridge the 300ns-transition time of SCL.
Note 30. The AK4537 can be reset by the PDN pin = “L”.
Note 31. This is the count of LRCK “
n
” from the PMADL or PMADR bit = “1”.
electronic components distributor