Operation Theory
49
Figure 4-30: Low-Hysteresis analog trigger condition
4.6 Timing Signals
In order to meet the requirements for user-specific timing or syn-
chronizing multiple boards, DAQ/PXI-2500 SERIES provides a
flexible interface for connecting timing signals with external cir-
cuitry or other boards. The DAQ timing of the DAQ/PXI-2500
SERIES is composed of a bunch of counters and trigger signals in
the FPGA on board.
There are 7 timing signals related to the DAQ timing, which in turn
influ-ence the A/D, D/A process, and GPTC operation. These sig-
nals are fed through the Auxiliary Function Inputs pins (AFI) or the
System Synchro-nization Interface bus (SSI). We implemented a
multiplexer in the FPGA to select the desired timing signal from
these inputs, as shown in the Figure 4-31.
Users can use the SSI to achieve synchronization between multi-
ple boards, or use the AFI to derive timing signals from an external
timing circuit.
Содержание DAQ-2501
Страница 5: ......
Страница 17: ...8 Introduction...
Страница 25: ...16 Signal Connections...
Страница 32: ...Operation Theory 23 Figure 4 2 Post trigger Figure 4 3 Delay trigger...
Страница 42: ...Operation Theory 33 Figure 4 9 Post Trigger Generation Figure 4 10 Delay Trigger Generation...