![Acromag XMC-6VLX Series Скачать руководство пользователя страница 38](http://html1.mh-extra.com/html/acromag/xmc-6vlx-series/xmc-6vlx-series_user-manual_2841192038.webp)
XMC-6VLX
USER’S MANUAL
Acromag, Inc. Tel: 248-295-0310
- 36 - http://www.acromag.com
- 36 -
www.acromag.com
FPGA Fabric MEMORY MAP
The BAR0 FPGA Fabric memory address space is used to access the Flash
Configuration, Front, Rear, and P16 I/O registers and System Monitor
registers. This memory space contains FPGA functions implemented in the
FPGA fabric. All other logic is implemented using Xilinx Platform Studio.
Note that the base address for the board (BAR0) in memory space must be
added to the addresses shown to properly access these registers.
Table 3.19:
BAR0 Registers
Note that any registers/bits not
mentioned will remain at the
default value logic low.
BAR0 Base
Addr+
Bit(s)
Description
0x300000
31:0
Interrupt Status/Clear
0x300004
31:0
Reserved
0x300008
31:0
DDR Memory Test Status Register
0x30000C
31:0
Board Identification Register
0x300010→
0x3000FF
31:0
Reserved
0x300100
31:0
Configuration Control
0x300104
31:0
Aurora Monitor
0x300108→
0x3001FF
31:0
Reserved
0x300200
0
Flash Status
0x300204
0
Flash Control
0x300208
0
Flash Read
0x30020C
0
Flash Start Write
0x300210
0
Flash Erase Sector
0x300214
15:0
Flash Data Register
0x300218
24:0
Flash Address Register
0x30021C→
0x3002FF
31:0
Reserved
0x300300
31:0
System Monitor Status/Control Register
0x300304
31:0
System Monitor Address Register
0x300308→
0x300FFF
31:0
Reserved
Содержание XMC-6VLX Series
Страница 72: ...XMC 6VLX USER S MANUAL Acromag Inc Tel 248 295 0310 70 http www acromag com 70 www acromag com...
Страница 77: ...XMC 6VLX USER S MANUAL Acromag Inc Tel 248 295 0310 75 http www acromag com 75 www acromag com...
Страница 109: ...XMC 6VLX USER S MANUAL Acromag Inc Tel 248 295 0310 107 http www acromag com 107 www acromag com...