![Acromag XMC-6VLX Series Скачать руководство пользователя страница 16](http://html1.mh-extra.com/html/acromag/xmc-6vlx-series/xmc-6vlx-series_user-manual_2841192016.webp)
XMC-6VLX
USER’S MANUAL
Acromag, Inc. Tel: 248-295-0310
- 14 - http://www.acromag.com
- 14 -
www.acromag.com
3.0 PROGRAMMING INFORMATION
GETTING STARTED
1.
The XMC-6VLX board is shipped with the user-programmable Xilinx
FPGA code stored in the Platform Configuration flash memory (U1).
Upon power-up the XMC-6VLX will automatically configure the FPGA
with the example design code stored in flash. As a first step become
familiar with the XMC-6VLX, with the example code supplied by
Acromag. The board will perform all the functions of the example
design as described in this manual.
The Example Design Memory Map section gives a description of the I/O
operations performed by the example design. It will allow testing of
PCIe interface, read/write of QDRII SRAM, all digital I/O ports,
interrupts, testing of both SFP Ports, P16 Aurora loopback, and DMA
operation. It is strongly recommended that you become familiar with
the board features by using the example design as provided by
Acromag.
CAUTION: Do not attempt to reconfigure the flash memory until after
you have tested and become familiar with the XMC-6VLX as provided
in the example design.
2.
After you are familiar with the XMC-6VLX and have tested it using the
example design, you can move on to step 2. Here you will modify the
example design VHDL code slightly. The Xilinx Platform Configuration
flash must be overwritten to test your code. Once the flash is erased
you will not be able to go back to the example design by simply
powering down and restarting the board. If your code does not function
as desired you may need to return to use of the Acromag design
example. You can reload the Acromag example design via the EDK
board and the JTAG port using the Xilinx iMPACT tool. Upon power-up,
the example design provided by Acromag will again be loaded into the
FPGA.
See the Flash Configuration section for a description of the steps
required to write new data or to reprogram the example design code to
the Platform flash device. Registers are provided in the FPGA
Programming Memory Map to implement Platform or BPI flash erase
and reprogram operations.
This Section provides the specific information necessary to program and
operate the board.
Содержание XMC-6VLX Series
Страница 72: ...XMC 6VLX USER S MANUAL Acromag Inc Tel 248 295 0310 70 http www acromag com 70 www acromag com...
Страница 77: ...XMC 6VLX USER S MANUAL Acromag Inc Tel 248 295 0310 75 http www acromag com 75 www acromag com...
Страница 109: ...XMC 6VLX USER S MANUAL Acromag Inc Tel 248 295 0310 107 http www acromag com 107 www acromag com...