MC97F2664
94
April 11, 2014 Ver. 1.4
10.3 Block Diagram
0
Priority High
1
2
3
4
5
Priority Low
EA
Release
Stop/Sleep
EINT1
EIFLAG0.0
EINT3
EINT5
EINT7
EINT0
EINT2
EINT4
EINT6
EIFLAG0.1
EIFLAG0.2
EIFLAG0.3
EIFLAG0.4
EIFLAG0.5
EIFLAG0.6
EIFLAG0.7
IP0H
IP0L
IE
FLAG0
FLAG1
FLAG2
FLAG3
FLAG4
FLAG5
FLAG6
FLAG7
UART4 Tx
Watch-Dog Timer
BIT
BITIFR
Level 0
Level 1
Level 2
Level 3
EIPOL0H/L
UART2 Rx
UART3 Rx
SPI2
ADC
ADCIFR
USI1 Rx
0
1
2
3
4
5
0
1
2
3
4
5
0
1
2
3
4
5
6
7
8
9
10
11
6
7
8
9
10
11
6
7
8
9
10
11
6
7
8
9
10
11
18
19
20
21
22
23
18
19
20
21
22
23
18
19
20
21
22
23
18
19
20
21
22
23
USI0 Rx
IE1
UART2 Tx
UART3 Tx
SPI3
USI1 Tx/I2C
USI0 Tx/I2C
Timer 2
T2IFR
Timer 1
T1IFR
Timer 0
T0IFR
Timer 1 OVF
T2OVIFR
WDTIFR
12
13
14
15
16
17
IE2
12
13
14
15
16
17
12
13
14
15
16
17
12
13
14
15
16
17
IE3
Timer 3
T3IFR
Timer 2 OVF
Timer 3 OVF
T4OVIFR
T3OVIFR
EINT11
EIFLAG1.0
EINT13
EINT15
EINT17
EINT10
EINT12
EINT14
EINT16
EIFLAG1.1
EIFLAG1.2
EIFLAG1.3
EIFLAG1.4
EIFLAG1.5
EIFLAG1.6
EIFLAG1.7
FLAG10
FLAG11
FLAG12
FLAG13
FLAG14
FLAG15
FLAG16
FLAG17
EIPOL1H/L
UART4 Rx
Timer 6
Timer 8
T8IFR
Timer 7
T7IFR
T6IFR
Timer 9
T9IFR
Timer 5
Timer 4
EINT9
EIFLAG2.0
EINT8
EINTA
EIFLAG2.1
EIFLAG2.2
FLAG8
FLAG9
FLAGA
EIPOL2H/L
EINT18
EINT19
EIFLAG2.3
EIFLAG2.4
FLAG18
FLAG19
Timer 0 OVF
T1OVIFR
IP1H
IP1L
IP2H
IP2L
IP3H
IP3L
SP OVF
SPOVIFR
Watch Timer
WTIFR
Figure 10.2 Block Diagram of Interrupt
NOTES) 1. The release signal may be generated by all interrupt sources which are enabled without reference to
a priority level.
2. An interrupt request is delayed during data are written to IE, IE1, IE2, IE3, IP0L/H, IP1L/H, IP2L/H,
IP3L/H and PCON register.
Содержание MC97F2664
Страница 20: ...MC97F2664 20 April 11 2014 Ver 1 4 4 Package Diagram Figure 4 1 64 Pin LQFP 1010 Package...
Страница 21: ...MC97F2664 April 11 2014 Ver 1 4 21 Figure 4 2 64 Pin LQFP 1414 Package...
Страница 22: ...MC97F2664 22 April 11 2014 Ver 1 4 Figure 4 3 64 Pin QFN Package...
Страница 23: ...MC97F2664 April 11 2014 Ver 1 4 23 Figure 4 4 44 Pin MQFP 1010 Package...