MC97F2664
April 11, 2014 Ver. 1.4
235
Figure 13.11 Configuration timing when BOD RESET
13.8 LVI Block Diagram
M
U
X
LVIF
LVIEN
2. 44V
VDD
Reference
Voltage
Generator
2. 59V
2. 75V
LVI Circuit
LVILS[3:0]
2. 93V
3. 14V
3. 38V
3. 67V
4. 00V
4. 40V
2. 10V
2. 20V
2. 32V
2. 00V
4
Figure 13.12 LVI Diagram
VDD
Internal nPOR
PAD RESETB
BIT (for Config)
LVR_RESETB
BIT (for Reset)
INT-OSC 16MHz/16
INT-OSC (16MHz)
RESET_SYSB
Config Read
1us X 256 X 28h = about 10ms
1us X 4096 X 4h = about 16ms
F1
00
01
02
00
..
..
..
27
28
F1
“H”
INT-OSC 8MHz / 8 = 1MHz (1us)
“H”
“H”
Main OSC Off
01
02
03
04
00
Содержание MC97F2664
Страница 20: ...MC97F2664 20 April 11 2014 Ver 1 4 4 Package Diagram Figure 4 1 64 Pin LQFP 1010 Package...
Страница 21: ...MC97F2664 April 11 2014 Ver 1 4 21 Figure 4 2 64 Pin LQFP 1414 Package...
Страница 22: ...MC97F2664 22 April 11 2014 Ver 1 4 Figure 4 3 64 Pin QFN Package...
Страница 23: ...MC97F2664 April 11 2014 Ver 1 4 23 Figure 4 4 44 Pin MQFP 1010 Package...