MC97F2664
220
April 11, 2014 Ver. 1.4
Figure 11.65 A/D Converter Operation Flow
11.13.5 Register Map
Table 11-21 ADC Register Map
Name
Address
Dir
Default
Description
ADCDRH
1053H (XSFR)
R
xxH
A/D Converter Data High Register
ADCDRL
1052H (XSFR)
R
xxH
A/D Converter Data Low Register
ADCCRH
1051H (XSFR)
R/W
00H
A/D Converter Control High Register
ADCCRL
1050H (XSFR)
R/W
00H
A/D Converter Control Low Register
11.13.6 ADC Register Description
The ADC register consists of A/D converter data high register (ADCDRH), A/D converter data low register
(ADCDRL), A/D converter control high register (ADCCRH) and A/D converter control low register (ADCCRL).
SET ADCCRH
SET ADCCRL
AFLAG = 1?
Converting
START
READ ADCDRH/L
ADC END
Select ADC Clock and Data Align Bit.
ADC enable & Select AN Input Channel.
Start ADC Conversion.
If Conversion is completed, AFLAG is set
“1” and ADC
interrupt is occurred.
After Conversion is completed, read ADCDRH and ADCDRL.
Y
N
Содержание MC97F2664
Страница 20: ...MC97F2664 20 April 11 2014 Ver 1 4 4 Package Diagram Figure 4 1 64 Pin LQFP 1010 Package...
Страница 21: ...MC97F2664 April 11 2014 Ver 1 4 21 Figure 4 2 64 Pin LQFP 1414 Package...
Страница 22: ...MC97F2664 22 April 11 2014 Ver 1 4 Figure 4 3 64 Pin QFN Package...
Страница 23: ...MC97F2664 April 11 2014 Ver 1 4 23 Figure 4 4 44 Pin MQFP 1010 Package...