
13. 12-bit ADC
A96G166/A96A166/A96S166 User’s manual
120
13.4
Register map
Table 23. ADC Register Map
Name
Address
Direction
Default
Description
ADCDRH
9FH
R
xxH
A/D Converter Data High Register
ADCDRL
9EH
R
xxH
A/D Converter Data Low Register
ADCCRH
9DH
R/W
01H
A/D Converter Control High Register
ADCCRL
9CH
R/W
00H
A/D Converter Control Low Register
13.5
Register description
ADCDRH (A/D Converter Data High Register):9FH
7
6
5
4
3
2
1
0
ADDM11
ADDM10
ADDM9
ADDM8
ADDM7
ADDL11
ADDM6
ADDL10
ADDM5
ADDL9
ADDM4
ADDL8
R
R
R
R
R
R
R
R
Initial value: xxH
ADDM[11:4]
MSB align, A/D Converter High Data (8-bit)
ADDL[11:8]
LSB align, A/D Converter High Data (4-bit)
ADCDRL (A/D Converter Data Low Register): 9EH
7
6
5
4
3
2
1
0
ADDM3
ADDL7
ADDM2
ADDL6
ADDM1
ADDL5
ADDM0
ADDL4
ADDL3
ADDL2
ADDL1
ADDL0
R
R
R
R
R-
R
R
R
Initial value: xxH
ADDM[3:0]
MSB align, A/D Converter Low Data (4-bit)
ADDL[7:0]
LSB align, A/D Converter Low Data (8-bit)