
A96G166/A96A166/A96S166 User’s manual
11. Timer 0/1/2
101
11.2.5
16-bit timer 1 block diagram
In this section, a 16-bit timer 1 is described in a block diagram.
T1MS[1:0]
T1POL
Reload
P
r
e
s
c
a
l
e
r
fx
M
U
X
fx/2
fx/4
fx/64
fx/204 8
fx/8
fx/1
Comparator
16-bit Cou nte r
T1CNTH/T1CNTL
16-bit B Data Re gister
T1BDRH/T1BDRL
Clear
B Match
Edg e
Detector
T1ECE
EC1
Buffer Reg ister B
Comparator
16-bit A Data Re gister
T1ADRH/T1ADRL
T1IFR
INT_ACK
Clear
To i nte rrupt
block
A Match
Buffer Reg ister A
Reload
Pulse
Generator
T1O/
PWM1O
R
T1EN
3
T1CK[2:0]
2
T1PE
A Match
T1CC
T1EN
16-bit C Data Register
T1CDRH/T1CDRL
Buffer Register C
T1BPO L
Pulse
Gen erator
PWM1OB
2
T1BEN
C Match
Reload
16-bit Counte r
TZCNTH/TZCNT
16-bit D Data Register
T1DDRH/T1DDRL
Buffer Reg ister D
Reload
R
D Match
EINT11
T1CNTR
EIPOL1[3:2]
2
T1MS[1:0]
2
FLAG11
(EIFLAG1.5)
INT_ACK
Clear
To i nte rrupt
block
HSIRC
Figure 48. 16-bit Timer 1 Block Diagram