12. Timer 0/1/2/3/4/5
A96G140/A96G148/A96A148 User’s manual
146
X
1
2
4
5
6
8
M-1
0
1
3
4
Timer 5 clock
Counter
T5ADRH/L
T5 Interrupt
PWM5O
B Match
Repeat Mode(T5MS = 11b) and "Start High"(T5POL = 0b).
Set T5EN
0
Clear and Start
3
7
2
M
A Match
1. T5BDRH/L(5) < T5ADRH/L
PWM5O
A Match
2. T5BDRH/L >= T5ADRH/L
PWM5O
A Match
3. T5BDRH/L = "0000H"
Low Level
X
1
2
4
5
6
8
M-1
0
Timer 5 clock
Counter
T5ADRH/L
T5 Interrupt
PWM5O
B Match
One-shot Mode(T5MS = 10b) and "Start High"(T5POL = 0b).
Set T5EN
0
Clear and Start
3
7
M
A Match
1. T5BDRH/L(5) < T5ADRH/L
PWM5O
A Match
2. T5BDRH/L >= T5ADRH/L
PWM5O
A Match
3. T5BDRH/L = "0000H"
Low Level
Figure 76. 16-bit PPG Mode Operation Example