Appendix B
B-4
Pentium 200MHz
CPU
CPU
Internal
Bus
External
Power
CPU
DP
Speed
Spec
Clock
Factor
Clock
Vcore
VIO
Timing
Supp. Note
P54CS
Q0951
200MHz
3
66MHz VRE
No
PPGA up
P54CS
SY045
200MHz
3
66MHz VRE
Kit
No
PPGA up
P54CS
200 MHz
Q0951F 200MHz
3
66MHz VRE
Kit
Yes
PPGA
P54CS
SY044
200MHz
3
66MHz VRE
Yes
PPGA
P55C
Q018
200MHz
3
66MHz
2.8V
3.3V
PPGA
Pentium 233MHz
CPU
CPU
Internal
Bus
External
CPU
DIP
Speed
Speed
Clock
Factor
Clock
Vcore
VIO
Timing
Supp
Note
P55C
233MHz SL2BM 233MHz
3.5
66MHz
2.8V
3.3V
PPGA
Y
Bus Factor
Power
STD
3.15V~3.465V (Recommended voltage is 3.38V)
VR
3.300V~3.465V (Recommended voltage is 3.38V)
VRE
3.450V~3.6V (Recommended voltage is 3.52V)
Timing STD
Standard Timing
MD
Min. Delay (denoting shorter minimum valid delay AC
timing for some signal)
Kit
Supports timing for C55/C88 cache chipsets & design
P54C
1. Beginning with the P54C E-Step, standard timings have been replaced by
existing Min Delay timing
.
P54CS
1. P54CS PPGA UP: No DP, No APIC, No FRC
2. Beginning with the P54C E-Step, standard timings have been replaced by
existing Min Delay timing.
P55C
1. P55C A-Step is NOT production stepping
2. A-1 step:
Vcc and timing on initial samples is 2.9V +/- 0.1V
3. A-2 Step and B step: Vcc and timing on production stepping is 2.8V +/- 0.1V
Содержание IT5A
Страница 2: ......
Страница 3: ......
Страница 6: ......
Страница 10: ...1 4 Chapter 1 n Layout diagram Fig 1 1 Layout diagram ...
Страница 11: ...Introduction of IT5A Features 1 5 n System block diagram Fig 1 2 IT5A System block diagram ...
Страница 12: ...1 6 Chapter 1 ...
Страница 60: ......
Страница 68: ...Appendix D D 2 ...
Страница 76: ...Appendix E E 8 ...
Страница 88: ...I 6 Appendix I ...
Страница 90: ...I 8 Appendix I ...