44 PCIE-5565RC* Ultrahigh Speed Fiber-Optic Reflective Memory with Interrupts
Publication No. 500-9300875565-000 Rev. C.0
NOTE
The RFM-5565 does not support the optional Power Management, Hot Swap and Vital features of the
PCI Specification.
3.2 Local Configuration Registers
The Local Configuration Registers are memory cycle accessible at the offsets from
the value stored in Base Address Register 0. The registers at offsets $00 to $FF are
also I/O cycle accessible at the offsets from the value stored in Base Address
Register 1. The offsets are specified below.
Table 3-25 PCI Max_Lat
PCI Max_Lat: PCIMLR, Offset $3F
Bit
Description
Read Write
Value
after PCI
Reset
7:0
Max_Lat.
Specifies how often the device
must gain access to the PCI bus. Value is a
multiple of ¼
μ
sec increments.
Yes
No
$0
Table 3-26 Local Configuration and DMA Control Registers
PCI
(Offset
from Base
Address)
Register Name
Writable
$00-$07
Reserved
N/A
$08
MARBR (same as $AC)
Y
$0C
Big/Little Endian Descriptor
Y
$10-$67
Reserved
N/A
$68
INTCSR
Y
$70
Reserved
N/A
$74
PCI H Rev
Y
$78
Reserved
N/A
$80
DMA Channel 0 Mode
Y
$84
DMA Channel 0 PCI Address
Y
$88
DMA Channel 0 Local Address
Y
$8C
DMA Channel 0 Transfer Byte
Count
Y
$90
DMA Channel 0 Descriptor Pointer Y
$94-$A7
Reserved
N/A
$A8
DMA CSR 0
Y
$AC
MARBR (same as $08)
Y
$B0
Reserved
N/A
Artisan Technology Group - Quality Instrumentation ... Guaranteed | (888) 88-SOURCE | www.artisantg.com