UM027 FC6301 User Manual
r1.3
UM027
www.4dsp.com
- 16
-
R42
HB_N12
F32
HB12_N
P42
HB_P12
F31
HB12_P
T36
HB_N13
E31
HB13_N
U36
HB_P13
E30
HB13_P
T40
HB_N14
K35
HB14_N
R40
HB_P14
K34
HB14_P
T35
HB_N15
J34
HB15_N
T34
HB_P15
J33
HB15_P
T42
HB_N16
F35
HB16_N
T41
HB_P16
F34
HB16_P
J38
HB_N17_CC
K38
HB17_N_CC
K38
HB_P17_CC
K37
HB17_P_CC
K32
HB_N18
J37
HB18_N
K33
HB_P18
J36
HB18_P
P28
HB_N19
E34
HB19_N
N28
HB_P19
E33
HB19_P
K34
HB_N20
F38
HB20_N
K35
HB_P20
F37
HB20_P
L32
HB_N21
E37
HB21_N
L31
HB_P21
E36
HB21_P
Table 5: FMC HB connections
4.4.3 Gigabit transceiver connections
The FC6301 connects the ten DP signals on the FMC connector to gigabit transceivers (GTX
blocks) on the FPGA. The reference clock connections are described in section 4.8.1.
FPGA Pin
Net Name
GTX Block
FMC HPC
Pin Number
Pin Name
AP4
DP_C2M_N0
MGT0_112
C3
DP0_C2M_N
AP3
DP_C2M_P0
C2
DP0_C2M_P
AN6
DP_M2C_N0
C7
DP0_M2C_N
AN5
DP_M2C_P0
C6
DP0_M2C_P
AN2
DP_C2M_N1
MGT1_112
A23
DP1_C2M_N
AN1
DP_C2M_P1
A22
DP1_C2M_P
AM8
DP_M2C_N1
A3
DP1_M2C_N
AM7
DP_M2C_P1
A2
DP1_M2C_P
AL2
DP_C2M_N2
MGT3_112
A27
DP2_C2M_N
AL1
DP_C2M_P2
A26
DP2_C2M_P
AJ6
DP_M2C_N2
A7
DP2_M2C_N
AJ5
DP_M2C_P2
A6
DP2_M2C_P
AJ2
DP_C2M_N3
MGT1_113
A31
DP3_C2M_N