TXZ+ Family
TMPM4G Group(1)
Clock Control and Operation Mode
2021-06-30
Rev. 1.1
39 / 88
[CGSTBYCR]
(Standby control register)
Bit
Bit Symbol
After
reset
Type
Function
31:2
-
0
R
Read as "0".
1:0
STBY[1:0]
00
R/W
Selects a low power consumption mode.
00: IDLE
01: STOP1
10: STOP2
11: Reserved
[CGPLL0SEL]
(PLL selection register for fsys)
Bit
Bit Symbol
After
reset
Type
Function
31:8
PLL0SET[23:0]
0x000000 R/W
PLL multiplication setup
About a multiplication setup, refer to the “1.2.5.2The
formula and the example of a setting of a PLL
7:3
-
0
R
Read as "0".
2
PLL0ST
0
R
Indicates PLL for fsys selection status.
0: fosc
1: f
PLL
1
PLL0SEL
0
R/W
Selects Clock selection for fsys
0: fosc
1: f
PLL
0
PLL0ON
0
R/W
Selects PLL operation for fsys
0: Stop
1: Oscillation