9
58
V
SSA2
Analog ground
59
RGB-GND
RGB-ground
60
V
SS1
0 V digital supply
61
R
Analog red display output
62
G
Analog green display output
63
B
Analog blue display output
64
BLAN
Blanking signal open drain output
65
CORQ
Contrast reduction open drain output
66
SCL
Bi-directional I
2
C Bus clock port
67
SDA
Bi-directional I
2
C Bus data port
68
I
2
CEN
I
2
C Bus enable
14.5.DRAM 4MX4
14.5.1.General Description
The 4 Meg x 4 DRAM is a randomly accessed, solid-state memory containing 16,777,216 bits
organized in a x4 con-figuration. RAS# is used to latch the row address (first 11 bits for 2K and first 12
bits for 4K). Once the page has been opened by RAS#, CAS# is used to latch the column address (the
latter 11 bits for 2K and the latter 10 bits for 4K, address pins A10 and A11 are “don’t care”). READ and
WRITE cycles are selected with the WE# input. A logic HIGH on WE# dictates READ mode, while a
logic LOW on WE# dictates WRITE mode. During a WRITE cycle, data-in (D) is latched by the falling
edge of WE# or CAS#, whichever occurs last. An EARLY WRITE occurs when WE# is taken LOW prior
to CAS# falling. A LATE WRITE or READ-MODIFY-WRITE occurs when WE# falls after CAS# is taken
LOW. During EARLY WRITE cycles, the data outputs (Q) will remain High-Z regardless of the state of
OE#. During LATE WRITE or READ-MODIFY -WRITE cycles, OE# must be taken HIGH to disable the
data outputs prior to applying input data. If a LATE WRITE or READ-MODIFY-WRITE is attempted
while keeping OE# LOW, no write will occur, and the data outputs will drive read data from the
accessed location. The four data inputs and the four data outputs are routed through four pins using
common I/O, and pin direction is controlled by WE# and OE#.
14.5.2.Features
• Industry-standard x4 pin out, timing, functions and packages
• State-of-the-art, high-performance, low-power CMOS silicon-gate process
• Single power supply (+3.3V ±0.3V or +5V ±10%)
• All inputs, outputs and clocks are TTL-compatible
• Refresh modes: RAS#-ONLY, HIDDEN and CAS#-BEFORE - RAS# (CBR)
• Optional Self Refresh (S) for low-power data retention
• 11 row, 11 column addresses (2K refresh) or 12 row, 10 column addresses (4K refresh)
• Extended Data-Out (EDO) PAGE MODE access cycle
• 5V-tolerant inputs and I/Os on 3.3V devices
14.5.3.Pin Assignment
Top View
*NC on 2K refresh and A11 on 4K refresh options.
Note:
The “#” symbol indicates signal is active LOW.
Summary of Contents for 29VH27D
Page 1: ...SERVICE MANUAL PRINTED IN UK 2003 C COLOURTELEVISION 29VH27D TOSHIBA 050 200330 AK52 Chassis ...
Page 2: ...SM52 DRX_IF ...
Page 42: ...37 18 CIRCUIT DIAGRAMS 11ak52e3 VIDEO ...
Page 43: ...38 11ak52e3 2 ...
Page 44: ...39 11ak52e3 3 ...
Page 45: ...40 11ak52e3 4 ...
Page 46: ...41 11fb2a1 1 ...
Page 47: ...42 11fb2a1 2 ...
Page 48: ...43 11fb2a1 3 ...
Page 49: ...44 11fb2a1 4 ...
Page 50: ...45 11uk06 1 ...
Page 51: ...46 11txt52 3 ...
Page 52: ...47 11rs52 ...
Page 53: ...48 11fav19a4 ...
Page 54: ...49 11ir2872 11tk109 ...
Page 55: ...50 11sb18 3 ...
Page 56: ...51 11tk117 11tk118 ...
Page 57: ...52 11tp52 1 ...
Page 58: ...53 11df41j 2 ...
Page 59: ...SM52 PHILIPS_IF ...
Page 98: ...37 18 CIRCUIT DIAGRAMS 11ak52b4 VIDEO ...
Page 99: ...38 11ak52b4 2 ...
Page 100: ...39 11ak52b4 3 ...
Page 101: ...40 11ak52b4 4 ...
Page 102: ...41 11fb2a3 1 ...
Page 103: ...42 11fb2a3 2 ...
Page 104: ...43 11fb2a3 3 ...
Page 105: ...44 11fb2a3 4 ...
Page 106: ...45 11uk06 1 ...
Page 107: ...46 11txt52 4 ...
Page 108: ...47 11rs52 ...
Page 109: ...48 11fav19a4 ...
Page 110: ...49 11ir2872 11tk109 ...
Page 111: ...50 11sb18 3 ...
Page 112: ...51 11tk117 11tk118 ...
Page 113: ...52 11tp52 1 ...
Page 114: ...53 11df41j 2 ...
Page 115: ...Schematics ...
Page 116: ...AK52 1 ...
Page 117: ......
Page 118: ......
Page 119: ......
Page 120: ......
Page 121: ...AK52 B2 ...
Page 122: ......
Page 123: ......
Page 124: ......
Page 125: ......
Page 126: ...AK52 B4 ...
Page 127: ......
Page 128: ......
Page 129: ......
Page 130: ......
Page 131: ...FB52 A1 ...
Page 132: ......
Page 133: ......
Page 134: ......
Page 135: ......
Page 136: ......
Page 137: ...FB52 A3 ...
Page 138: ......
Page 139: ......
Page 140: ......
Page 141: ......
Page 142: ...TP52 1 ...
Page 143: ......
Page 144: ...TXT52 ...
Page 145: ......
Page 146: ...Parts List ...
Page 156: ...Cabinet Exploded View ...
Page 157: ...QTY NO DESCRIPTION ...