Normal
Operation
RAM Test
OBF2
TBF1
TBF2
RS(2-0) =
SSEL(2-0) =
000
000h
3FCh
400h
000 001 010 011 100 101 110
offset_CC
7FCh
OBF1
IBF2
IBF1
001
010
011
100
101
110
111
MBF
Output
Register Set
Input and
FlexRay Module Registers
1339
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
FlexRay Module
26.3.2.1.6.1 RAM Test Mode
In RAM test mode [TMC = 01], one of the seven RAM blocks can be selected for direct read and write
access by programming the RS field to the corresponding value; see
For external RAM access in RAM test mode, the selected RAM block is mapped to the address range
offset_CC 400h to 7FFh, which is the address space for the input and output buffer register sets in normal
operation. Hence, the functionality of the input and output buffer register sets is not available in RAM test
mode.
With the available address space (offset_CC 400h to 7FFh) in RAM test mode, 1024 bytes of RAM can be
addressed for direct access. Since the length of the Message RAM exceeds the available address space,
the Message RAM is segmented into segments of 1024 bytes. The segments can be selected by
programming the bits SSEL(2-0) of test register 2.
Figure 26-115. Test Mode Access to Communication Controller RAM Blocks