50
49
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
76
75
74
51
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
52
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
2
3
4
5
6
7
8
9
10
1
1
12
13
14
15
16
17
18
19
20
21
22
23
24
25
1
GPIO0/EPWM1A
XRS
TRST
V
DD2A18
V
SS2AGND
V
DDAIO
GPIO13/
/CANRXB/SPISOMIB
TZ2
V
DD3VFL
V
DD
V
DD
V
DDIO
V
DD
V
SS
V
SS
V
SS
V
SS
V
SS
V
SS
V
DDIO
GPIO26/ECAP3/EQEP2I/SPICLKB
TEST2
TEST1
GPIO25/ECAP2/EQEP2B/SPISOMIB
XCLKIN
X1
X2
EMU1
EMU0
GPIO24/ECAP1/EQEP2A/SPISIMOB
GPIO27/ECAP4/EQEP2S/SPISTEB
TDO
TCK
GPIO12/
/CANTXB/SPISIMOB
TZ1
GPIO14/
/SCITXDB/SPICLKB
TZ3
GPIO15/
/SCIRXDB/SPISTEB
TZ4
GPIO30/CANRXA
ADCINA3
ADCINA7
ADCINA6
ADCINA5
ADCINA4
ADCINA2
ADCINA1
ADCINA0
ADCLO
GPIO31/CANTXA
GPIO29/SCITXDA//
TZ6
GPIO33/SCLA/EPWMSYNCO/
ADCSOCBO
GPIO4/EPWM3A
GPIO17/SPISOMIA/CANRXB/TZ6
GPIO5/EPWM3B/SPICLKD/ECAP1
GPIO18/SPICLKA/SCITXDB
GPIO6/EPWM4A/EPWMSYNCI/EPWMSYNCO
GPIO19/SPISTEA/SCIRXDB
GPIO7/EPWM4B/SPISTED/ECAP2
GPIO9/EPWM5B/SCITXDB/ECAP3
GPIO20/EQEP1A/SPISIMOC/CANTXB
GPIO10/EPWM6A/CANRXB/
ADCSOCBO
GPIO8/EPWM5A/CANTXB/
ADCSOCAO
XCLKOUT
GPIO21/EQEP1B/SPISOMIC/CANRXB
V
SS
V
SS
V
SS
V
SS
V
SS
V
SS1A
G
N
D
V
SSA
2
V
SSA
IO
V
D
D
V
D
D
A
2
V
D
D
1A
18
V
D
D
IO
V
D
D
V
D
D
V
D
D
IO
GPIO1
1/EPWM6B/SCIRXDB/ECAP4
GPIO22/EQEP1S/SPICLKC/SCITXDB
TMS
TDI
GPIO23/EQEP1I/SPISTEC/SCIRXDB
ADCINB0
ADCINB1
ADCINB2
ADCINB3
ADCINB7
ADCINB6
ADCINB5
ADCINB4
ADCREFIN
ADCREFM
ADCREFP
ADCRESEXT
GPIO34
GPIO1/EPWM1B/SPISIMOD
GPIO2/EPWM2A
GPIO3/EPWM2B/SPISOMID
GPIO16/SPISIMOA/CANTXB/TZ5
GPIO32/SDAA/EPWMSYNCI/ADCSOCAO
GPIO28/SCIRXDA/TZ5
TMS320F2809, TMS320F2808, TMS320F2806
TMS320F2802, TMS320F2801, TMS320C2802
TMS320C2801, TMS320F28016, TMS320F28015
www.ti.com
SPRS230N – OCTOBER 2003 – REVISED MAY 2012
2.1
Pin Assignments
The TMS320F2809, TMS320F2808, TMS320F2806, TMS320F2802, TMS320F2801, TMS320C2802,
TMS320C2801, TMS320F28015, and TMS320F28016 100-pin PZ low-profile quad flatpack (LQFP) pin
assignments are shown in
Figure 2-1
,
Figure 2-2
,
Figure 2-3
, and
Figure 2-4
. The 100-ball GGM and ZGM
ball grid array (BGA) terminal assignments are shown in
Figure 2-5
.
Table 2-3
describes the function(s) of
each pin.
Figure 2-1. TMS320F2809, TMS320F2808 100-Pin PZ LQFP (Top View)
Copyright © 2003–2012, Texas Instruments Incorporated
Introduction
13
Submit Documentation Feedback
Product Folder Link(s):
TMS320F2809 TMS320F2808 TMS320F2806 TMS320F2802 TMS320F2801 TMS320C2802
TMS320C2801 TMS320F28016 TMS320F28015