Data
ALE
(EPI0S30)
CSn
(EPI0S30)
WRn
(EPI0S29)
RDn/OEn
(EPI0S28)
Address
(high order, non muxed)
Muxed
Address and Data
Address
BSEL0n/BSEL1n
(see Note)
Data
ALE (EPI0S30)
CSn (EPI0S30)
WRn (EPI0S29)
RDn/OEn
(EPI0S28)
Address
Data
BSEL0n, BSEL1n
(see Note)
Data
ALE (EPI0S30)
CSn (EPI0S30)
WRn (EPI0S29)
RDn/OEn (EPI0S28)
Address
Data
BSEL0n, BSEL1n
(see Note)
Initialization and Configuration
1113
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
External Peripheral Interface (EPI)
NOTE: BSEL0n and BSEL1n are available in Host-Bus 16 mode only.
Figure 16-12. Host-Bus Read Cycle, MODE = 0x1, WRHIGH = 0, RDHIGH = 0
NOTE: BSEL0n and BSEL1n are available in Host-Bus 16 mode only.
Figure 16-13. Host-Bus Write Cycle, MODE = 0x1, WRHIGH = 0, RDHIGH = 0
shows a write cycle with the address and data signals multiplexed (MODE field is 0x0 in the
EPIHBnCFG register). A read cycle would look similar, with the RDn strobe being asserted along with CSn
and data being latched on the rising edge of RDn.
NOTE: BSEL0n and BSEL1n are available in Host-Bus 16 mode only.
Figure 16-14. Host-Bus Write Cycle with Multiplexed Address and Data, MODE = 0x0, WRHIGH = 0,
RDHIGH = 0