ADC Control Registers
722
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Analog To Digital Converter (ADC) Module
19.11.1 ADC Reset Control Register (ADRSTCR)
and
describe the ADRSTCR register.
Figure 19-18. ADC Reset Control Register (ADRSTCR) [offset = 00h]
31
1
0
Reserved
RESET
R-0
R/WP-0
LEGEND: R/W = Read/Write; R = Read only; WP = Write in privileged mode only; -
n
= value after reset
Table 19-6. ADC Reset Control Register (ADRSTCR) Field Descriptions
Bit
Field
Value
Description
31-1
Reserved
0
Reads return zeros, writes have no effect.
0
RESET
This bit is used to reset the ADC internal state machines and control/status registers. This reset
state is held until this bit is cleared. Read in all modes, write in privileged mode.
0
Module is released from the reset state.
1
All the module's internal state machines and the control/status registers are reset.
19.11.2 ADC Operating Mode Control Register (ADOPMODECR)
and
describe the ADOPMODECR register.
Figure 19-19. ADC Operating Mode Control Register (ADOPMODECR) [offset = 04h]
31
30
25
24
10_12_BIT
Reserved
COS
R/W-0
R-0
RW-0
23
21
20
17
16
Reserved
CHN_TEST_EN
RAM_TEST_
EN
R-0
R/W-Ah
R/W-0
15
9
8
Reserved
POWERDOWN
R-0
RW-0
7
5
4
3
1
0
Reserved
IDLE_PWRDN
Reserved
ADC_EN
R-0
R/W-0
R-0
RW-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 19-7. ADC Operating Mode Control Register (ADOPMODECR) Field Descriptions
Bit
Field
Value
Description
31
10_12_BIT
This bit controls the resolution of the ADC core. It also affects the size of the conversion
results stored in the results’ RAM.
Any operation mode read/write:
0
The ADC core and digital logic are configured to be in 10-bit resolution. This is the default
mode of operation.
1
The ADC core and digital logic are configured to be in 12-bit resolution.
30-25
Reserved
0
Read returns 0. Writes have no effect.