McBSP3
9-26
9.4.4.18
DMA Configuration
Configure the REVT and XEVT bit for the DMA receive and transmit
synchronized invent.
9.4.4.19
Interrupt Flag Configuration and Clear (ILR, MIR)
1) ARM_Write => ILR; set ILR appropriately for the interrupt handling priority.
2) ARM_Write MIR and (0x0000 0D00) => MIR; disabled SPI TX and RX
interrupt
Note:
Enable the appropriate DMA channel interrupts.
9.4.4.20
Take out of Reset for Transmit and Receive Starting (SPCR[1,2])
1) ARM_write SPCR1 or (0x0001) => SPCR1; enabled receive port
2) ARM_write SPCR2 or (0x0001) => SPCR2; enabled transmit port
9.4.4.21
Data Transfer (DMA Channel)
The DMA channel transfers the received data to the appropriate data buffer
and transfers the new transmit data to the appropriate TX buffer. Clear
interrupts flag on ITR when taking the interrupt handle.
Note:
Clear interrupts flag on ITR, when taken the interrupt handle.
Figure 9–8. Waveform Example
A7 A6 A5 A4 A3 A2 A1 A0
B7 B6 B5 B4
B3 B2 B1 B0
C7 C6 C5 C4 C3 C2 C1 C0
2 CLK
BCLKX
BFSX
BDR/X